## User's Guide

Publication number E8041-97001 October, 2001

© Copyright Agilent Technologies, Inc. 2000-2001

All Rights Reserved

For Safety information, Warranties, and Regulatory information, see the pages behind the index.

Analysis Probe for the Intel® Pentium® 4 Processor in the 478-Pin Package

## Agilent Analysis Probe for the Intel® Pentium® 4 Processor in the 478-Pin Package—At a Glance

The Agilent E8040A analysis probe provides a complete interface for state analysis between Intel® Pentium® 4 processors in the 478-pin package and Agilent logic analyzers. This manual describes how to connect an Agilent logic analysis system to your target system. The product consists of several components: an analysis probe (with its attached cables and interposer) and software for the logic analysis system.

#### **Analysis Probe**

The analysis probe and interposer provide the physical connection between the target microprocessor and the logic analyzer. The configuration software sets up the logic analyzer for compatibility with the analysis probe. The analysis probe must be used with Agilent 16715/16/17/18/19A or 16750/51/52A logic analyzer modules in an Agilent 16700-series logic analysis system and expansion frame.



## In This Book

This book documents the following products:

| Product ordered | Includes                                                                                                                              |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------|
| E8040A          | E8033B analysis probe, E8041A interposer,<br>software, and accessories for the Intel® Pentium®<br>4 processor in the 478-pin package. |

## Additional Information Sources

Additional or updated information can be found in the following places:

Newer editions of this manual may be available. Contact your local Agilent representative.

The **measurement examples** include valuable tips for making analysis measurements. You can find the measurement examples under the system help in your 16700-series logic analysis system.

At a Glance 2 In This Book 3 Additional Information Sources 3

## Part 1 Installation Guide 11

Overview of Installation and Setup 12

## 1 Equipment and Requirements 13

Equipment Supplied 14 Additional equipment and software required 16

## **2** Preparing the Target System 17

Mechanical Requirements18Keep-Out Area On the Target Board18Analysis Probe Dimensions18Clearance above the Target Board19Heatsink Requirements19Bench Space for the Analysis Probe20

## **3** Setting Up the Logic Analysis System 21

Power-ON/Power-OFF Sequence 22 To cycle power on the target system 22

Installing Logic Analyzer Modules 23

Installing Software 24 To install software from floppy disk 25

#### **4** Probing the Target System 27

Uninstalling the analysis probe 36

To straighten bent pins 37 If a pin on the interposer breaks 37

#### Part 2 Using the Logic Analyzer 39

#### **5** Configuring the Logic Analysis System 41

Configuring the Logic Analyzer 42 Loading Configuration Files 43 To load configuration files 43 To create your own configuration files 44 To load an inverse assembler 44 Setting Merge Tool Preferences 45 Loading Symbol Information 46 To view predefined symbols 46 To load object file symbols 47 To access the Symbol Selector dialog: 47

To compensate for relocated code 49 Setting Up Labels for Groups of Signals 50 Predefined Label Descriptions 50 To define additional labels 50

Configuring Signal Thresholds 51

## **6** Capturing Execution 53

Setting Up Logic Analyzer Triggers 55 To set up logic analyzer triggers 56

Choosing Which States to Store 58 cqual bits 58 To configure storage qualification to store different kinds of states 59 To set the Store Qualifier switch on the analysis probe 60 To enable storage qualification 61 To disable storage qualification 61

Triggering on a Transaction Type 63 Triggering on address and transaction type 63 Triggering on data and transaction type 63

Capturing Data When the Processor Hangs 64

## 7 Displaying Captured States 65

Understanding the workspace 66 Data labels 67 To display the captured data 68 To display symbols 69

Displaying Signals as Waveforms 70
To display timing information 70
To display a waveform with the correct polarity 71
Filtering Information in the Listing 72
Using Other Tools to Process and Display Your Data 73
Useful tools 73

## 8 Troubleshooting the Analysis Probe 75

Troubleshooting the Analysis Probe 76Logic Analyzer Problems 77 Intermittent data errors 77Unwanted triggers 78 No activity on activity indicators 78 No trace list display 78Analysis Probe Problems 79Target system will not boot up 7979Erratic trace measurements Capacitive loading 80 Intermodule Measurement Problems 81 An event wasn't captured by one of the modules 81 Analysis Probe Messages 82 "Measurement Initialization Error" 82 "No Configuration File Loaded" 82 "Selected File is Incompatible" 82 "Slow or Missing Clock" 83 "Waiting for Trigger" 83

## Part 3 Reference 85

## 9 Hardware Reference 87

Analysis probe—operating characteristics 88

Signal-to-connector mapping 90 Data signals 92 Address Signals 101 Control Signals 104

## 10 General-Purpose ASCII (GPA) Symbol File Format 107

General-Purpose ASCII (GPA) Symbol File Format 108 GPA Record Format Summary 110 SECTIONS 112 FUNCTIONS 113 VARIABLES 114 SOURCE LINES 115START ADDRESS 116Comments 116

## Part 4 Service Guide 117

To return a part to Agilent Technologies for service 118 To get replacement parts 119 To clean the instrument 120

Glossary 121

Index 123

# Part 1

Installation Guide

## Overview of Installation and Setup

Follow these general steps to connect your equipment.

Be sure to read all of the installation instructions, with special attention to the precautions required to prevent equipment damage. Note that this manual also contains instructions for disconnecting the equipment.

- 1 Check that you received all of the necessary equipment. See "Equipment and Requirements" on page 13..
- **2** Prepare the target system and the space around the target system. See "Preparing the Target System" on page 17.
- **3** Install logic analyzer modules in your logic analysis system, if necessary. See "Installing Logic Analyzer Modules" on page 23.
- **4** Make the physical connections to probe the target system. This includes installing the interposer between the microprocessor and the socket on the target system, and connecting the cables from the logic analyzer to the analysis probe. See the "Probing the Target System" chapter.
- **5** Turn on the logic analysis system.
- 6 Install the software. See "Installing Software" on page 24.
- 7 Turn on the analysis probe, then the target system. See "Power-ON/ Power-OFF Sequence" on page 22.
- 8 Load a configuration file. See "Loading Configuration Files" on page 43.
- **9** Begin making measurements.

# **Equipment and Requirements**

L

This chapter lists the equipment which is included with your analysis probe, and the additional equipment you need to make measurements.

## **Equipment Supplied**

This section lists equipment supplied with the analysis probe and equipment requirements for using the analysis probe.

The equipment supplied with the analysis probe is listed below:

- E8033B analysis probe
- Analysis probe cables, attached to the analysis probe.
- E8041A Interposer, attached to the analysis probe cables.
- Pin protector. Leave this pin protector in place until you plug the interposer into the target system.
- Retention module adapters to support the heatsink when the interposer is in place.
- Pry tool.
- Logic analyzer configuration files, and merge tool software on floppy disk.
- This User's Guide.
- Power cord for the analysis probe.

If the cord you received is not appropriate for your electrical power outlet type, contact your Agilent Technologies sales and service office. Use only the power cord supplied with the analysis probe.



## Additional equipment and software required

In addition to the items supplied with the analysis probe, you need all of the following items:

- An Agilent 16700-series logic analysis system with operating system revision 2.40 or greater.
- An Agilent expander frame.
- At least eight Agilent 16715/16/17/18/19A or 16750/51/52A logic analyzer modules.

2

# Preparing the Target System

This chapter describes the factors you need to consider when designing and preparing the target system for logic analysis with the Analysis Probe for the Intel® Pentium® 4 Processor in the 478-Pin Package.

## Mechanical Requirements

## **Keep-Out Area On the Target Board**

The interposer extends slightly beyond the area normally occupied by the microprocessor. It is important to keep components from interfering with the interposer in this restricted area.

## **Analysis Probe Dimensions**

The following illustration shows the approximate dimensions of the interposer. Design changes may result in slight variations from these dimensions.



## **Clearance above the Target Board**

Be careful to allow adequate space above the target board for the analysis probe, and for egress of the analysis probe cables.

The height of the paddles on the end of the analysis probe cables above the socket on the target system is 3 inches.

## **Heatsink Requirements**

The interposer is shipped with retention module adapters and modified heatsink spring clips which are designed to work specifically with the Intel-recommended heatsink.

If you use a heatsink of your own design, pay close attention to the keep-out area requirements on the previous page.

## **Bench Space for the Analysis Probe**

Take care to allow space for the analysis probe be placed near the target system and the logic analysis system. You will also need plenty of space behind the analysis probe for the logic analysis system and expander frame.

Allow at least 5 cm clearance on both sides of the analysis probe for proper cooling.

**CAUTION:** Do not block the airflow holes on the sides of the analysis probe box. Blocked airflow may cause overheating and equipment damage



# Setting Up the Logic Analysis System

This chapter shows you how to power on the logic analysis system, how to set up the logic analyzer modules, and how to install the software.

## Power-ON/Power-OFF Sequence

Listed below are the sequences for powering on and off a fully connected system. Simply stated, your target system is always the last to be powered on, and the first to be powered off.

Use only the power cord supplied with the analysis probe.

## To power-ON

Ensure the target system is powered off.

- **1** Turn on the logic analysis system.
- **2** Turn on the analysis probe.
- **3** When the logic analyzer is connected to the target system, and everything is configured, turn on your target system.

#### To power-OFF

Turn off power to your system in the following order:

- 1 Turn off your target system.
- ${f 2}$  Turn off the analysis probe.
- **3** Turn off your logic analysis system.

#### To cycle power on the target system

• Cycle power on the target system only. You do not need to turn off the analysis probe or logic analysis system.

## Installing Logic Analyzer Modules

You should install logic analyzer, oscilloscope, or pattern generator modules in your logic analysis system before you begin make connections or configure the logic analysis system.

Three logic analyzer cards in the main logic analysis system frame must be connected together as one machine. These cards must be placed in the lower three slots in the frame.

Five cards in the expander frame must be connected together as one machine.

All of the cards in a machine should be of the same type.

Here are examples of valid and invalid configurations:

| Main Frame   |  |
|--------------|--|
| Oscilloscope |  |
| 16715A       |  |
| 16719A       |  |
| 16719A       |  |
| 16719A       |  |

| Expander Frame |     |
|----------------|-----|
| 16717A         |     |
| 16717A         | Yes |
| 16717A         | 100 |
| 16717A         |     |
| 16717A         |     |

| Main Frame | Expander Frame |    |
|------------|----------------|----|
|            | 16719A         |    |
| 16719A     | 16717A         | No |
| 16719A     | 16717A         |    |
| 16719A     | 16717A         |    |
|            | 16717A         |    |

See Also

Refer to the Agilent 16700-series logic analysis system's Installation Guide.

## Installing Software

This chapter explains how to install the software you will need for your analysis probe.

#### Installing and loading

Installing the software will copy the files to the hard disk of your logic analysis system. Later, you will need to load some of the files into the logic analyzer module.



#### What needs to be installed

Install the software from the following floppy disks:

- 1 Logic analysis system operating system patches, if applicable.
- 2 Merge tool.
- **3** Logic analysis system configuration files.

Install the disks in the order listed above.

The logic analysis system will end the current session after installing the patch and again after installing the merge tool.

## To install software from floppy disk

Installing a processor support package will take just a few minutes.

- **1** Insert the first disk in the drive.
- **2** Select the System Admin icon.
- **3** Select the Software Install tab.
- 4 Select Install....

Change the media type to "Floppy Disk" if necessary.

- **5** Select Apply.
- 6 Select the software package.

Since you are installing from a floppy disk,only one package will be listed.

7 Select Install.

The Continue dialog box will appear.

8 Select Continue.

The dialog box will display "Progress: completed successfully" when the installation is complete.

**9** If required, the system will automatically reboot. Otherwise, close the software installation windows.

The configuration files are stored in /logic/configs/hp/processor.

The inverse assemblers are stored in /logic/ia.

**See Also** The on-line help for more information on installing, licensing, and removing software.

Setting Up the Logic Analysis System Installing Software

4

# Probing the Target System

This chapter shows you how to connect the logic analyzer to the target system through the analysis probe.

# **CAUTION:** To prevent equipment damage, remove power from the target system and analysis probe before making attachments.

#### Protecting the Interposer

Here is a summary of precautions to take to avoid damaging the interposer:

DO minimize the removal of the analysis probe cables, once they are connected to the interposer.

DO minimize the removal of the interposer, once it is connected to the microprocessor and target system.

D0 exercise patience and care when working with the interposer.

DO use ESD precautions.

DO remove power from the target system and analysis probe before making attachments.

DO protect the pins from damage by covering them with the pin protector when the interposer is not in use.

DO NOT insert any kind of tool between the interposer and the microprocessor, except as described in this manual.

DO NOT kink the analysis probe cables.

DO NOT pull on or twist the "wings" of the interposer.

- **1** Remove the heatsink from the microprocessor.
- **2** Remove the microprocessor from the target system.
- **3** Remove the Intel retention module from the target system.



**4** Install the Agilent retention modules.



**5** Check that the socket on the target system is still open.



6 Remove the pin protector from the interposer.

Keep the pin protector. You will need it to prevent damage to the interposer whenever the interposer is not plugged into the target system.



7 Align the interposer over the socket on the target system.



Note how the socket on the interposer is rotated 180° relative to the socket on the target system. This is done so that the interposer will not interfere with the target socket's actuation mechanism.

The wings of the interposer will flex around the retention modules.

- 8 Gently wiggle the interposer until you feel the pins fall into the holes of the socket.
- **9** Visually check that the bottom of the interposer is flush with the top of the socket on the target system.
- **10** With one hand, apply light downward pressure on the interposer. With the other hand, close the the socket.





 $11\,$  Align the processor over the socket on the interposer.

#### CAUTION

The processor should be oriented the same way that it was originally oriented on the target system. Note that the orientation of the processor with respect to the lever on the socket is opposite from the target system. The socket is keyed, so the processor will only go in the right way.

- 12 Gently wiggle the assembly until you feel the pins fall into the holes. Visually check that the bottom of the processor module is flush with the top of the socket on the interposer.
- **13** Apply light downward pressure on the processor while you close the interposer socket.



**14** Re-install the heatsink.



15 Install the clip assembly to hold the heatsink in place.

Use the clip assembly which you removed earlier.



16 Connect the analysis probe cables to the interposer.

Refer to the silkscreened labels on the interposer and on the cable paddles.

Install the supplied clips to keep the paddles on the end of the analysis probe cables from pulling apart.



17 Connect the analysis probe to the logic analyzer.

Connect the pod cables to the connectors on the analysis probe as shown on the back of the analysis probe.



|          | Uninstalling the analysis probe                                                                                                                                                |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CAUTION: | To maximize the life of the interposer and socket, minimize uninstalling and reinstalling the interposer.                                                                      |
| CAUTION: | Leave the analysis probe cables attached to the interposer.                                                                                                                    |
| CAUTION: | Use ESD precautions. Electrostatic discharge (ESD) can damage the interposer, as well as the target system. Use grounded wrist straps and mats when you handle the interposer. |
|          | <b>1</b> Remove power from the target system and from the analysis probe.                                                                                                      |
|          | You may leave the logic analysis system turned on.                                                                                                                             |
|          | <b>2</b> Remove the heatsink and retention module adapters (if any).                                                                                                           |
|          | <b>3</b> Remove the processor from the interposer.                                                                                                                             |
|          | <b>4</b> Remove the interposer from the target system.                                                                                                                         |
|          | <b>5</b> Re-install the processor on the target system.                                                                                                                        |

## To straighten bent pins

When handling or installing the processor or the interposer, care must be taken not to bend pins. Here is a practical suggestion for straightening bent pins:

- 1 Find a 0.5mm mechanical pencil.
- $\mathbf{2}$  Remove the lead from the tip of the pencil.
- **3** Place the tip of the pencil over the bent pin and bend it to the correct angle.



### If a pin on the interposer breaks

Broken pins cannot be repaired.

If only one pin (or a few pins) on the interposer is broken, check whether the pin carries a signal which you need to capture. If the pin is a ground or power pin, measurements should not be affected.

To find out whether the broken pin is an "important" one, consult your pinout documentation for the processor.

Probing the Target System **To straighten bent pins** 

# Part 2

Using the Logic Analyzer

5

## Configuring the Logic Analysis System

This chapter shows you how to load configuration files, which set up the logic analysis system for your microprocessor, and how to further configure the software before you begin making measurements.

## Configuring the Logic Analyzer

Analysis features are determined by a combination of analysis probe operating mode settings and options selected in the Agilent 16700 Listing window under the "Invasm - Filter..." and "Invasm - Preferences..." menus. The Filter dialog (page 72) allows the user to show, suppress, or change the color of an entire acquisition state.

## Loading Configuration Files

You configure the logic analyzer by loading a configuration file. The information in the configuration file includes:

• Label names and channel assignments for the logic analyzer.

There is only one configuration file.

#### To load configuration files

1 Click on the File Manager icon. Use File Manager to ensure that the subdirectory /logic/configs/hp/E8033A exists.

If the above directory does not exist, see "To install software from floppy disk" on page 25.

**2** Using File Manager, select the configuration file from the /logic/configs/hp/E8033A directory, then click Load.

The logic analyzer is configured for Pentium<sup>®</sup> 4 analysis by loading the appropriate configuration file. Loading configuration files also automatically sets up the workspace.

3 Close File Manager.

|      | To create your own configuration files                                                                                                                                                                                                                           |  |  |  |  |  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|      | If you create and save your own configurations, start with a copy the supplied configuration file and delete the labels you don't need, rather than building a configuration from scratch.                                                                       |  |  |  |  |  |
|      | There are some characteristics of the supplied configuration file that you should be aware of:                                                                                                                                                                   |  |  |  |  |  |
|      | • The data bus is split between two labels. This is necessary because the logic analyzer allows only 32 bits to be assigned to a label.                                                                                                                          |  |  |  |  |  |
|      | • To save a configuration, be sure to save the whole workspace, not just the logic analyzer configuration. This is necessary because the measurement setup spans several parts of the workspace, including several logic analyzer "machines" and the merge tool. |  |  |  |  |  |
| Also | See the online help for general information on modifying, saving, and loading configuration files.                                                                                                                                                               |  |  |  |  |  |
|      |                                                                                                                                                                                                                                                                  |  |  |  |  |  |

#### To load an inverse assembler

Disassembly for the Intel® Pentium® 4 processor in the 478-pin package can be provided through American Arium and connection to the WinDb debugger. See the debugger documentation for more information.

Contact American Arium at:

American Arium 14811 Myford Road Tustin, CA 92780

877-508-3970 714-731-1661

www.arium.com

See

## Setting Merge Tool Preferences

The default settings work well in most situations. If you need to make changes:

- 1 Make sure the appropriate configuration file has been loaded.
- **2** Open the Workspace window.
- **3** Select the Merge tool.

| - MergeTool<1>                                    |          |  |  |  |
|---------------------------------------------------|----------|--|--|--|
| File View                                         |          |  |  |  |
| Navigate Group Run                                |          |  |  |  |
| <pre>\$\$\langle Disable Tool</pre> ♦ Enable Tool |          |  |  |  |
| Add inverted data labels? (yes/no):               | lyes     |  |  |  |
| Merge mode (auto/time):                           | Jauto    |  |  |  |
| First merge point :                               | [default |  |  |  |
| <u></u>                                           |          |  |  |  |
|                                                   |          |  |  |  |
| <b>A</b>                                          |          |  |  |  |
| Execute                                           | Close    |  |  |  |

4 Set the preferences as follows:

**Add inverted data labels?** Enter <u>yes</u> (the default) if you want the Merge tool to output additional data labels which are inverted as needed to show the actual data values.

Enter <u>no</u> if you you do not want the inverted data labels (that is, if you *only* want to see data with the polarity as found on the front side bus).

**Merge mode.** Enter <u>auto</u> (the default) if you want the merge tool to automatically switch to merging by state when the traces from both machines end at state 0. Otherwise, the tool will merge by time. See "Capturing Data When the Processor Hangs" on page 64.

Enter <u>time</u> if you need to set an "end" trigger which may cause both listings to end with state 0. (This is rarely necessary...even with the trigger set to "end", most traces run a few states past 0.)

First merge point. Do not change. Reserved for Agilent use.

## Loading Symbol Information

Symbols are more easily recognized than hexadecimal address values in logic analyzer trace displays, and they are easier to remember when setting up triggers.

Agilent logic analyzers let you assign user-defined symbol names to particular label values.

Also, you can download symbols from certain object file formats into Agilent logic analyzers.

#### To view predefined symbols

User-defined symbols are symbols you create in the logic analyzer by assigning symbol names to label values. Typically, you assign symbol names to address label values, but you can define symbols for data, status, or other label values as well.

User-defined symbols are saved with logic analyzer configurations. The supplied logic analyzer configuration files contain predefined symbols for logic analyzer labels.

To display the predefined symbols:

- 1 Open the logic analyzer's Setup window.
- 2 Select the Symbols tab.
- **3** Select the User Defined Symbols tab.
- 4 Choose a label name from the "Label" list.

The logic analyzer will display the symbols associated with the label.

#### To load object file symbols

The most common way to load program symbols into the logic analyzer is from an object file that is created when the program is compiled. The object file containing symbolic debug information must be in a format the logic analyzer understands.

If your compiler generates object files in a format that the logic analyzer doesn't understand, you can use a General-Purpose ASCII (GPA) symbol file (see "General-Purpose ASCII (GPA) Symbol File Format" on page 107).

To load symbols in the Agilent 16700-series logic analysis system:

- **1** Open the logic analyzer module's Setup window.
- 2 Click the Symbol tab.
- **3** Click the Object File tab.

Make sure the label is ADDR.

From this dialog you can select object files and load their symbol information.

When you load object file symbols into a logic analyzer, a database of symbol/ line number to address assignments is generated from the object file.

#### To access the Symbol Selector dialog:

The Symbol Selector dialog allows you to view the database so you can find a symbol to use in place of a hexadecimal value when defining trigger patterns, trigger ranges, and so on.

The Symbol Selector dialog may be accessed in various ways. One way to access the Symbol Selector dialog is from the Search tab in the Listing display.

- 1 Under the Search tab in the Listing display, click Advanced Searching.
- 2 In the Goto Pattern dialog, click Define.
- **3** In the Search Pattern dialog, select the Symbols numeric base.
- 4 Select Pattern, Range, Not Pattern, or Not Range.
- 5 Click the field to the right of the Pattern/Range selection button.

# Configuring the Logic Analysis System Loading Symbol Information

 ${\bf 6}~$  In the Symbol Selector dialog that appears, select the symbol you want to use.

| - Symbol Selector - ADDR         |                  |               |            |  |
|----------------------------------|------------------|---------------|------------|--|
|                                  |                  |               |            |  |
| Search Patt                      | ern: [*          | R             | ecall      |  |
| Find Symbo                       | ls of Type       |               |            |  |
| Function                         | 📕 Variable       | 👅 Label       |            |  |
| Source F                         | iles 🔳 User Defi | ned           |            |  |
|                                  |                  |               |            |  |
|                                  |                  |               |            |  |
| Matching Symbol                  | ls               | 20 Sym        | bols Found |  |
| ascii                            | Variable         | 400BE8-400BF3 |            |  |
| blank                            | Variable         | 4008AC-4008B3 | pane       |  |
| display                          | Function         | 400070-400119 | pane       |  |
| display_last                     | Function         | 40011A-400129 | pane       |  |
| display_n                        | Function         | 40012A-400153 | pane       |  |
| display_str                      | Function         | 400154-400195 | pane       |  |
| font                             | Variable         | 4006AC-4008AB |            |  |
| head                             | Variable         | 4006A8-4006AB |            |  |
| item0                            | Variable         | 400690-4006A7 |            |  |
| item1                            | Variable         | 400678-40068F |            |  |
| item2                            | Variable         | 400660-400677 |            |  |
|                                  |                  |               |            |  |
|                                  |                  |               |            |  |
|                                  |                  |               |            |  |
| Offset By Align to               |                  |               |            |  |
| 0x 00000000 1 Byte = Beginning = |                  |               |            |  |
| ОК                               | Cano             | cel Hel       | .p         |  |

#### To compensate for relocated code

When code segments are relocated, or when memory management units produce fixed code offsets, you can compensate by using the address offset field in the Symbol Selector dialog.

| Off | set By   | Alig | n to |   |             |
|-----|----------|------|------|---|-------------|
| 0×  | 00000000 | 1    | Byte | - | Beginning = |

Entering the appropriate address offset will cause the logic analyzer to reference the correct symbol information for the relocatable or offset code.

## Setting Up Labels for Groups of Signals

### **Predefined Label Descriptions**

The logic analyzer configuration file automatically sets up labels for most microprocessor signals.

Labels which correspond to processor signals are displayed in upper case.

Labels which for signals which are generated by the analysis probe are generally displayed in lower case.

Some of the generated signals include:

#### **DB\_IDLE**

Also called databusidle. This signal is used by the Merge tool.

#### GC signals

Internal use by the logic analysis software only.

**See Also** For a list of all of the signals, see "Signal-to-connector mapping" on page 90.

#### To define additional labels

- 1 Open the Setup window.
- 2 Click the Format tab.
- 3 Click a label and select Insert before... or Insert after....
- **4** Click the signals under the appropriate pod, then select which bits to include in the label.

## **Configuring Signal Thresholds**

Do not change the signal thresholds or set-up and hold times.

Remember that the logic analyzer is connected to the analysis probe. Changing these parameters will only disrupt the communication between the analysis probe and the logic analyzer—it will not affect how the analysis probe acquires signals from the processor.

Configuring the Logic Analysis System **Configuring Signal Thresholds** 

6

# **Capturing Execution**

This chapter shows you how to set up logic analyzer triggers to capture just the data you want.

#### **Capturing Execution**

The normal steps in using the logic analyzer are:

- 1. Configure the logic analyzer.
- 2. Format labels for the logic analyzer channels (that is, mapping logic analyzer channels to target system signal names).
- 3. Load symbols from the program's object file.
- 4. Set up the trigger, and run the measurement.
- 5. Display the captured data.

The logic analyzer is configured, and labels are created (formatted) for the logic analysis channels when configuration files are loaded (see "Loading Configuration Files" on page 43).

You can load program object file symbols into the logic analyzer when configuring it (see "Loading Configuration Files" on page 43).

This chapter describes setting up logic analyzer triggers. See Chapter 7, "Displaying Captured States," beginning on page 65 for information on displaying captured data.

# Note: The screens you see may be different from what you see in this manual, depending on the version of your logic analyzer system software.

## Setting Up Logic Analyzer Triggers

#### Triggering on 64-bit data

Triggering on a 64-bit data word is not currently possible. To do this, one would have to set up the trigger to recognize each permutation of inverted and non-inverted data, which would consume all of the analyzer's triggering resources.

#### Triggering on 16-bit data

Set up a trigger to recognize both the desired 16-bit value and its inverse.

#### Triggering on address or control signals

There are no unusual restrictions for triggering on address values or control signals.

#### Triggering on address or control signals and 16-bit data

The address and control signals are captured by one machine (the group of cards in the main frame) and the data signals are captured by another machine (the group of cards in the expander frame). Therefore, you must cross-trigger between the two machines. This cross-triggering introduces a delay of approximately 100 ns. For general information on cross-triggering, select the Help button in the main logic analysis system window, then scroll down to "The Intermodule Window."

#### To set up logic analyzer triggers

1 Open the logic analyzer's Setup window.



**2** Select the Trigger tab.

Sampling | Format | Trigger | Symbol |

**3** Select the trigger function that will be used in the logic analysis measurement and press the **Replace** button.



**4** Define the patterns, ranges, and other resources that will be used in the logic analysis measurement.

| Trigger Sequence           |       |
|----------------------------|-------|
| 1 FIND PATTERN N TIMES     |       |
| Find 1 ADDR = 0001C000 Hex |       |
| then Trigger and fill m    | emory |

**5** Run the measurement.

| File | Window | Modify |
|------|--------|--------|
| 2    |        |        |

**See Also** The Agilent 16700-series logic analysis system's on-line help for more information on setting up logic analyzer triggers.

## Choosing Which States to Store

You can increase the amount of data captured by the analyzer, and make the listing display easier to read, by using **storage qualification** to store only selected kinds of states. For example, you can configure the analyzer to not store idle states.

Storage qualification can be set up using a combination of:

- the Store Qualifier switch on the front panel of the analysis probe, and
- the default storing configuration in the logic analyzer's Setup window.

#### cqual bits

The cqual1# and cqual2# bits are used to qualify BCLK for the address and control machine. (The AND of these bits appears as the Cqual# label.)

When the analysis probe is placed in expanded mode, cqual1# and cqual2# are inactive for idle states, for multiple reset states, and for consecutive snoop states. This results in the elimination of these states from the trace captured by the analyzer.

# To configure storage qualification to store different kinds of states

• Set the mode switch and default storing as follows:

| States to be Stored                                                                                                                                                                                 | Store Qualifier<br>Switch | Default Storing                                                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------------------------------------------------------|
| Store all states                                                                                                                                                                                    | No effect                 | Disable storage qualification                                              |
| Store all states except:<br>• Idle states                                                                                                                                                           | Expanded                  | Enable storage<br>qualification:<br>store if cqual1# = 0<br>or cqual2# = 0 |
| Store all states except:<br>• Idle states<br>• Consecutive reset states (only the<br>first and last reset states are stored)<br>• Consecutive snoop states (only the<br>last snoop state is stored) | Compacted                 | Enable storage<br>qualification:<br>store if cqual1# = 0<br>or cqual2# = 0 |

You can turn the clock qualifier off and capture all bus clocks; however, you should not attempt any other storage qualification using the trigger sequence, as that might result in error messages in the listing.

# To set the Store Qualifier switch on the analysis probe

The Store Qualifier mode switch determines when the cqual bits are asserted, as shown in the preceding table.



#### To enable storage qualification

The default storing configuration determines whether storage qualification is enabled or disabled.

1 Open the Setup window.



- 2 Select the Trigger tab.
- **3** Select the Default Storing tab.
- 4 Set Store by default to Custom.
- **5** Set the storage qualification to Store if Cqual # = 0.

| Trigger Functions Settings Overview                                         | efault Storing Status Save/Recall |
|-----------------------------------------------------------------------------|-----------------------------------|
| Specify what to store by default.                                           | Store if =                        |
| Using store actions in a sequence<br>level overrides the "Default Storing". | cqual = 0 Hex                     |
| Store by default 🔤 🗆                                                        |                                   |
| At start of acquisition, On =                                               |                                   |
|                                                                             | Group events                      |

#### To disable storage qualification

**1** Open the Setup window.



- 2 Select the Trigger tab.
- **3** Select the Default Storing tab.

Capturing Execution Choosing Which States to Store

4 Set Store by default to Anything.



## Triggering on a Transaction Type

#### Triggering on address and transaction type

To trigger on a specific address and transaction type, use the A35-32, A31-00, and TranTy labels, together with the TranTy label symbols. The symbols identify each transaction type uniquely, except for Interrupt Acknowledge and Special Transactions, which are combined into one symbol.

#### Triggering on data and transaction type

There is no guaranteed method of triggering on a particular transaction type or address ANDed with a particular data value in a target system with overlapping transactions. Alignment in the Listing window is the result of post-processing and cannot be used for triggering. The analysis probe hardware captures this information on different states. A trigger specification could be defined to find a certain transaction type; however, by the time the data pattern is found, it could belong to a different transaction.

## Capturing Data When the Processor Hangs

- **1** When the processor seems to have hung during a trace measurment, select the Stop Group Run button.
- **2** The merge tool will switch to merging by state, rather than by time, when it detects that both machines have stopped at state 0.

It is possible to force the merge tool to always merge by time. See page 45.

# **Displaying Captured States**

7

This chapter shows how to display, filter, and interpret data which has been captured by the logic analysis system.



#### Data labels

There are three sets of data labels. Labels are limited to 32 bits, so there are 8 labels in each set: 2 labels to hold the upper and lower 32 bits for each of the 4 phases.

#### "P" labels

The Data machine uses labels like D63-32\_P1. You will see these labels in the Format window of the Data machine. Normally, you will not use these labels.

#### "D" labels

The Merge tool always outputs labels like D63-32\_1. These labels show data exactly as it is captured by the logic analyzer on the bus.

#### "DI" labels

The Merge tool also outputs inverted labels like DI63-32\_1. Chunks of data which were inverted on the bus (as indicated by the DBI bits) are re-inverted so that all of the data appears as it would internally to the processor.

If you do not want to use the "DI" labels at all, you can configure the merge tool not to generate them (page 45).

#### "DBI" labels

The DBI\_4[3:0], DBI\_3[3:0], DBI\_2[3:0], and DBI\_1[3:0] bits indicate whether the a particular 16-bit chunk of data is inverted on the bus. For example, if  $DBI_3[2] = 1$ , the data in the lower 16 bits of the D63-32\_3 label is inverted on the bus.

#### To display the captured data

1 In the Workspace window, connect a Listing display to the output of the Merge tool.



**See Also** The Agilent 16700-series logic analysis system on-line help for information on using the Listing display.

#### To display symbols

• In the Listing window, select the label base and select Symbols.

| State Number | IP Addr | IA-64   |        |
|--------------|---------|---------|--------|
| Decimal      | Symbols |         | Mnemon |
|              |         | Binary  |        |
|              |         | Octal   |        |
|              |         | Hex     |        |
|              |         | Decimal |        |
|              |         | Twos    |        |
|              |         | ASCII   |        |
|              |         | Symbols |        |
|              |         | Line #s |        |

You can display a label in symbolic form, if you have defined symbols for that label. Any symbols that have been defined will be displayed in place of the captured values.

For example, if your compiler or assembler outputs a symbol file, you can display IP addresses in terms of the modules and functions in your source code.

See Also "Loading Symbol Information" on page 46

"Loading Configuration Files" on page 43.

## **Displaying Signals as Waveforms**

#### To display timing information

The Agilent E8040A does not support asynchronous timing analysis. However, you can use the Waveform window to display the timing relationship of various signals relative to their sampling with BCLK.

To capture these waveforms:

- 1 Set the operating mode to State-per-clock with Expanded Clock Qualifier
- **2** Turn off the clock qualifier using the Master Clock field in the Format menu.
- **3** In the Workspace window, connect a Waveform tool to the output of the Merge tool, as shown on page 66.

Opening the Listing or Waveform displays from the main window will bypass the Merge tool and directly access the Data or Control/Address machine.

You can also use the Waveform display in the state analysis mode to display state timing diagrams.

#### To display a waveform with the correct polarity

There are two sets of data labels. It is important to select the appropriate labels for your needs:

- The "D" labels display each signal with the actual polarity which appears at the pins of the processor.
- The "DI" labels generated by the Merge tool re-invert the data bits as necessary so that they are all shown with the same polarity.

## Filtering Information in the Listing

The filtering options allow you to display or hide certain types of microprocessor bus cycles.

Because the filter options do not affect the data that is stored by the logic analyzer (they only affect whether that data is displayed), they let you display the same data in different ways.

Filtering allows faster analysis in two ways:

- Unneeded information can be taken out of the display.
- Particular operations can be isolated by suppressing all other operations. For example, code reads can be shown, with all other states suppressed, allowing quick analysis of program activity.

You can also use color to distinguish between cycle types (when they are displayed). Color can be used for distinguishing between memory bank accesses or cycle types, but not both at the same time.

# Using Other Tools to Process and Display Your Data

#### **Useful tools**

Some tools in your logic analysis system which are useful for Pentium® 4 analysis include:

Chart Tool. For displaying x-y plots of various data values.

**Compare Tool.** For comparing a "golden trace" from a known-good target system to a trace from another target system.

**Distribution Tool.** For displaying an overview of activity in a bar-graph form.

**Pattern Filter.** For excluding selected data from a data stream before you view it or store it.

**System Performance Analyzer.** (Licensed separately.) For displaying the distribution of bus events in time, for visually identifying patterns of activity, and for identifying operations which consume significant system resources.

**Tool Development Kit.** (Licensed separately.) For writing programs to postprocess data in any way you like.

American Arium WinDb debugger. For inverse assembly.

Displaying Captured States Using Other Tools to Process and Display Your Data 8

## Troubleshooting the Analysis Probe

This chapter explains how to solve problems you could encounter when you use the analysis probe.

|          | Troubleshooting the Analysis Probe                                                                                                                                                                                                                                            |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | If you encounter difficulties while making measurements, use this chapter to guide you through some possible solutions. Each heading lists a problem you may encounter, along with some possible solutions.                                                                   |
|          | The information in this chapter is presented in the following sections:                                                                                                                                                                                                       |
|          | <ul> <li>Logic analyzer problems</li> <li>Analysis probe problems</li> <li>Inverse assembler problems</li> <li>Intermodule measurement problems</li> <li>Messages</li> </ul>                                                                                                  |
|          | If you still have difficulty using the analyzer after trying the suggestions in this chapter, please contact your local Agilent Technologies service center.                                                                                                                  |
| CAUTION: | When you are working with the analyzer, be sure to power down both the<br>analyzer and the target system before disconnecting or connecting cables,<br>probes, and analysis probes. Otherwise, you may damage circuitry in the<br>analyzer, analysis probe, or target system. |

### Logic Analyzer Problems

This section lists general problems that you might encounter while using the logic analyzer.

#### Intermittent data errors

This problem is usually caused by poor connections, incorrect signal levels, or marginal timing.

- □ Remove and reseat all cables and probes, ensuring that there are no bent pins on the analysis probe or poor probe connections.
- □ Check that the analysis probe cables and logic analyzer cables have not been physically damaged or kinked.
- $\hfill\square$  Use an oscilloscope to check the signal integrity of the data lines.

Clock signals for the state analyzer must meet particular pulse shape and timing requirements. Data inputs for the analyzer must meet pulse shape and setup and hold time requirements.

**See Also** See *Capacitive Loading* in this chapter for information on other sources of intermittent data errors.

#### Unwanted triggers

Unwanted triggers can be caused by instructions that were fetched but not executed.

□ Add the prefetch queue or pipeline depth to the trigger address to avoid this problem.

The logic analyzer captures prefetches, even if they are not executed. When you are specifying a trigger condition or a storage qualification that follows an instruction that may cause branching, an unused prefetch may generate an unwanted trigger.

#### No activity on activity indicators

- □ Check for loose cables, board connections, and analysis probe connections.
- □ Check for bent or damaged pins on the analysis probe.

#### No trace list display

If there is no trace list display, it may be that your trigger specification is not correct for the data you want to capture, or that the trace memory is only partially filled.

- □ Check your trigger sequencer specification to ensure that it will capture the events of interest.
- □ Try stopping the analyzer; if the trace list is partially filled, this should display the contents of trace memory.

## Analysis Probe Problems

This section lists problems that you might encounter when using an analysis probe. If the solutions suggested here do not correct the problem, you may have a damaged analysis probe. Contact your local Agilent Technologies Sales Office if you need further assistance.

#### Target system will not boot up

If the target system will not boot up after connecting the analysis probe, the microprocessor (if socketed) or the analysis probe may not be installed properly, or they may not be making electrical contact.

- □ Ensure that you are following the correct power-on sequence for the analysis probe and target system.
- 1 Power up the analyzer and analysis probe.
- 2 Power up the target system.

If you power up the target system before you power up the analysis probe, interface circuitry in the analysis probe may latch up and prevent proper target system operation.

- □ Verify that the microprocessor and the interposer are securely inserted into their respective sockets.
- □ Verify that the logic analyzer cables are in the proper sockets of the analysis probe and are firmly inserted.
- □ Remove any extra sockets (pin protectors) which may have been added.

#### Erratic trace measurements

 $\hfill\square$  Do a full reset of the target system before beginning the measurement.

Some analysis probe designs require a full reset to ensure correct

# Troubleshooting the Analysis Probe **Analysis Probe Problems**

configuration.

□ Ensure that your target system meets the timing requirements of the processor with the analysis probe installed.

See *Capacitive loading* in this chapter. While analysis probe loading is slight, pin protectors, extenders, and adapters may increase it to unacceptable levels. If the target system design has close timing margins, such loading may cause incorrect processor functioning and give erratic trace results.

□ Ensure that you have sufficient cooling for the microprocessor.

Ensure that you have ambient temperature conditions and airflow that meet or exceed the requirements of the microprocessor manufacturer.

### Capacitive loading

Excessive capacitive loading can degrade signals, resulting in incorrect capture by the analysis probe, or system lockup in the microprocessor. All analysis probe add additional capacitive loading, as can custom probe fixtures you design for your application.

Careful layout of your target system can minimize loading problems and result in better margins for your design. This is especially important for systems that are running at frequencies greater than 50 MHz.

 $\hfill\square$  Remove as many pin protectors, extenders, and adapters as possible.

## Intermodule Measurement Problems

Some problems occur only when you are trying to make a measurement involving multiple modules.

# An event wasn't captured by one of the modules

If you are trying to capture an event that occurs very shortly after the event that arms one of the measurement modules, it may be missed due to internal analyzer delays. For example, suppose you set an oscilloscope module to trigger upon receiving a trigger signal from the logic analyzer because you are trying to capture a pulse that occurs right after the analyzer's trigger state. If the pulse occurs too soon after the analyzer's trigger state, the oscilloscope will miss the pulse.

□ Adjust the skew in the Intermodule menu.

You may be able to specify a skew value that enables the event to be captured.

□ Change the trigger specification for modules upstream of the one with the problem.

If you are using a logic analyzer to trigger an oscilloscope module, try specifying a trigger state one state before the one you are using. This may be more difficult than working with the skew because the prior state may occur more often and not always be related to the event you are trying to capture with the oscilloscope.

### Analysis Probe Messages

This section lists some of the messages that the analyzer displays when it encounters a problem.

#### "Measurement Initialization Error"

This error occurs when the cables between the logic analyzer cards are installed incorrectly.

Ensure that your cable connections match the silk screening on the card, and that they are fully seated in the connectors. Then, repeat the measurement.

See Also The Agilent Logic Analysis Systems Installation Guide.

#### "No Configuration File Loaded"

This is usually caused by trying to load a configuration file for one type of module/system into a different type of module/system.

□ Verify that the appropriate module has been selected from the Load {module} from File {filename} in the disk operation menu. Selecting Load {All} will cause incorrect operation when loading most analysis probe configuration files.

# See Also Chapter 5, "Configuring the Logic Analysis System," beginning on page 41, describes how to load configuration files.

#### "Selected File is Incompatible"

This occurs when you try to load a configuration file for the wrong module. Ensure that you are loading the appropriate configuration file for your logic analyzer.

#### "Slow or Missing Clock"

- □ This error message might occur if the logic analyzer cards are not firmly seated in the logic analysis system frame. Ensure that the cards are firmly seated.
- □ This error might occur if the target system is not running properly. Ensure that the target system is on and operating properly.
- □ If the error message persists, check that the logic analyzer pods are connected to the proper connectors on the analysis probe.

#### "Waiting for Trigger"

If a trigger pattern is specified, this message indicates that the specified trigger pattern has not occurred. Verify that the triggering pattern is correctly set.

□ When analyzing microprocessors that fetch only from word-aligned addresses, ensure that the trigger condition is set to look for an opcode fetch at an address corresponding to a word boundary.

Troubleshooting the Analysis Probe **Analysis Probe Messages** 

# Part 3

Reference

9

## Hardware Reference

This chapter includes additional reference information including the specifications and characteristics of the analysis probe, as well as signal mapping tables.

## Analysis probe—operating characteristics

The following operating characteristics are not specifications, but are typical operating characteristics for the Agilent E8040A analysis probe.

#### **Operating Characteristics**

| Microprocessor<br>Supported    | Intel <sup>®</sup> Pentium® 4 processor<br>in the 478-pin package                                                                                                                 |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Clock Frequency</b>         | 133 MHz maximum (BCLK)                                                                                                                                                            |
| Logic Analyzers<br>Supported   | Agilent 16715/16/17/18/19A or 16750/51/52A logic analyzers<br>in an Agilent 16700-series logic analysis system and<br>expander frame. (See page 23 for supported configurations.) |
| Analysis Probe<br>Modes        | state/clock—expanded mode<br>state/clock—compacted mode                                                                                                                           |
| Analysis Probe<br>Cable Length | Approximately 4 feet                                                                                                                                                              |
| Accessories<br>Required        |                                                                                                                                                                                   |



| Environmental Cha | racteristics (Operating)                                                                                                                              |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Temperature       | 20° to + 30° C (+68° to +86° F)                                                                                                                       |
| Altitude          | 4,600 m (15,000 ft)                                                                                                                                   |
| Humidity          | Up to 50% noncondensing. Avoid sudden, extreme<br>temperature changes which could cause condensation on<br>the circuit board.<br>For indoor use only. |

### Signal-to-connector mapping

The following table defines the logic analyzer bit assignments.

#### Key:

**Signal:** Name of the signal coming from the analysis probe into the logic analysis system.

**Phase:** Due to the source synchrounous nature of the bus, data captured by the logic analyzer in four chunks of 64-bit data. In a four-chunk data transfer, the analysis probe maps each of the 4 phases to a separate set of logic analyzer pins.

| Phase | Strobe | Edge             |
|-------|--------|------------------|
| 1     | P[3:0] | 1st falling edge |
| 2     | N[3:0] | 1st falling edge |
| 3     | P[3:0] | 2nd falling edge |
| 4     | N[3:0] | 2nd falling edge |

For address signals, each of the 2 phases is mapped to a separate logic analyzer pin:.

| Phase | Address strobe |
|-------|----------------|
| 1     | falling edge   |
| 2     | rising edge    |

**Pod-Bit:** The logic analyzer pod containing the signal and the bit number of the particular pin on the pod.

**Label (Format):** Name of the signal coming from the analysis probe into the logic analysis system, as displayed in the Format window or in a Listing window which is connected directly to the 3-card or 5-card machine. Upper-case signal names generally correspond to signals from the processor. Lower-case signal names are generally signals generated by the analysis probe to allow the inverse assembler to properly decode bus activity.

**Label (after merge):** Name of the signal as displayed in the Listing window after the trace has been processed by the merge tool.

**Inverted:** Indicates whether a signal on the logic analyzer is inverted with respect to the front side bus signal.

### Data signals

Do not change the setup/hold configuration. For all data signals, setup time is configured as -2.000 ns and hold time as 4.500 ns.

Signals D[63:0]# and DBI[3:0]# are captured by the 5 card Logic Analyzer Machine.

| Signal | Phase | Anlayzer<br>Pod-Bit | Label (Format) | Inverted | Label (after<br>merge ) | Description          |
|--------|-------|---------------------|----------------|----------|-------------------------|----------------------|
| DBI0#  | 1     | J1-16               | DBI_P1         | Yes      | DBI_1                   | Clock J of LA card J |
|        |       |                     | (Label Bit 0)  |          | (Label Bit 0)           |                      |
| D15#   | 1     | J1-15               | D31-00_P1      | Yes      | D31-00_1                |                      |
| D14#   | 1     | J1-14               | D31-00_P1      | Yes      | D31-00_1                |                      |
| D13#   | 1     | J1-13               | D31-00_P1      | Yes      | D31-00_1                |                      |
| D12#   | 1     | J1-12               | D31-00_P1      | Yes      | D31-00_1                |                      |
| D11#   | 1     | J1-11               | D31-00_P1      | Yes      | D31-00_1                |                      |
| D10#   | 1     | J1-10               | D31-00_P1      | Yes      | D31-00_1                |                      |
| D9#    | 1     | J1-9                | D31-00_P1      | Yes      | D31-00_1                |                      |
| D8#    | 1     | J1-8                | D31-00_P1      | Yes      | D31-00_1                |                      |
| D7#    | 1     | J1-7                | D31-00_P1      | Yes      | D31-00_1                |                      |
| D6#    | 1     | J1-6                | D31-00_P1      | Yes      | D31-00_1                |                      |
| D5#    | 1     | J1-5                | D31-00_P1      | Yes      | D31-00_1                |                      |
| D4#    | 1     | J1-4                | D31-00_P1      | Yes      | D31-00_1                |                      |
| D3#    | 1     | J1-3                | D31-00_P1      | Yes      | D31-00_1                |                      |
| D2#    | 1     | J1-2                | D31-00_P1      | Yes      | D31-00_1                |                      |
| D1#    | 1     | J1-1                | D31-00_P1      | Yes      | D31-00_1                |                      |
| D0#    | 1     | J1-0                | D31-00_P1      | Yes      | D31-00_1                |                      |

| Signal | Phase | Anlayzer<br>Pod-Bit | Label (Format)          | Inverted | Label (after<br>merge ) | Description          |
|--------|-------|---------------------|-------------------------|----------|-------------------------|----------------------|
| DBI0#  | 2     | J2-16               | DBI_P2                  | Yes      | DBI_2                   | Clock K of LA card J |
| 2 2    | -     | 02.0                | (Label Bit 0)           |          | (Label Bit 0)           |                      |
| D15#   | 2     | J2-15               | D31-00_P2               | Yes      | D31-00_2                |                      |
| D14#   | 2     | J2-14               | D31-00_P2               | Yes      | D31-00_2                |                      |
| D13#   | 2     | J2-13               | D31-00 P2               | Yes      | D31-00 2                |                      |
| D12#   | 2     | J2-12               | D31-00 P2               | Yes      | D31-00 2                |                      |
| D11#   | 2     | J2-11               | D31-00_P2               | Yes      | D31-00_2                |                      |
| D10#   | 2     | J2-10               | D31-00 P2               | Yes      | D31-00 2                |                      |
| D9#    | 2     | J2-9                | D31-00 P2               | Yes      | <br>D31-00_2            |                      |
| D8#    | 2     | J2-8                | <br>D31-00_P2           | Yes      | <br>D31-00_2            |                      |
| D7#    | 2     | J2-7                | <br>D31-00_P2           | Yes      | <br>D31-00_2            |                      |
| D6#    | 2     | J2-6                | D31-00 P2               | Yes      | D31-00 2                |                      |
| D5#    | 2     | J2-5                | <br>D31-00_P2           | Yes      | <br>D31-00_2            |                      |
| D4#    | 2     | J2-4                | D31-00 P2               | Yes      | D31-00 2                |                      |
| D3#    | 2     | J2-3                | <br>D31-00_P2           | Yes      | <br>D31-00_2            |                      |
| D2#    | 2     | J2-2                | <br>D31-00_P2           | Yes      | <br>D31-00_2            |                      |
| D1#    | 2     | J2-1                | <br>D31-00_P2           | Yes      | <br>D31-00_2            |                      |
| D0#    | 2     | J2-0                | D31-00_P2               | Yes      | D31-00_2                |                      |
| DBI0#  | 3     | J3-16               | DBI_P3<br>(Label Bit 0) | Yes      | DBI_3<br>(Label Bit 0)  | Clock L of LA card J |
| D15#   | 3     | J3-15               | D31-00 P3               | Yes      | D31-00 3                |                      |
| D14#   | 3     | J3-14               | D31-00_P3               | Yes      | D31-00_3                |                      |
| D13#   | 3     | J3-13               | D31-00_P3               | Yes      | D31-00_3                |                      |
| D12#   | 3     | J3-12               | D31-00_P3               | Yes      | D31-00_3                |                      |
| D11#   | 3     | J3-11               | D31-00_P3               | Yes      | D31-00_3                |                      |
| D10#   | 3     | J3-10               | D31-00 P3               | Yes      | D31-00_3                |                      |
| D9#    | 3     | J3-9                | D31-00 P3               | Yes      | D31-00_3                |                      |
| D8#    | 3     | J3-8                | D31-00 P3               | Yes      | D31-00 3                |                      |
| D7#    | 3     | J3-7                | D31-00_P3               | Yes      | D31-00_3                |                      |
| D6#    | 3     | J3-6                | D31-00_P3               | Yes      | D31-00_3                |                      |
| D5#    | 3     | J3-5                | D31-00_P3               | Yes      | D31-00_3                |                      |
| D4#    | 3     | J3-4                | D31-00_P3               | Yes      | D31-00_3                |                      |
| D3#    | 3     | J3-3                | D31-00_P3               | Yes      | D31-00_3                |                      |
| D2#    | 3     | J3-2                | D31-00_P3               | Yes      | D31-00_3                |                      |
| D1#    | 3     | J3-1                | D31-00_P3               | Yes      | D31-00_3                |                      |
| D0#    | 3     | J3-0                | D31-00_P3               | Yes      | D31-00_3                |                      |

| Signal | Phase | Anlayzer<br>Pod-Bit | Label (Format)          | Inverted | Label (after<br>merge ) | Description          |
|--------|-------|---------------------|-------------------------|----------|-------------------------|----------------------|
| DBI0#  | 4     | J4-16               | DBI_P4                  | Yes      | DBI_4                   | Clock M of LA card J |
|        |       |                     | (Label Bit 0)           |          | (Label Bit 0)           |                      |
| D15#   | 4     | J4-15               | D31-00_P4               | Yes      | D31-00_4                |                      |
| D14#   | 4     | J4-14               | D31-00_P4               | Yes      | D31-00_4                |                      |
| D13#   | 4     | J4-13               | D31-00_P4               | Yes      | D31-00_4                |                      |
| D12#   | 4     | J4-12               | D31-00_P4               | Yes      | D31-00_4                |                      |
| D11#   | 4     | J4-11               | D31-00_P4               | Yes      | D31-00_4                |                      |
| D10#   | 4     | J4-10               | D31-00_P4               | Yes      | D31-00_4                |                      |
| D9#    | 4     | J4-9                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D8#    | 4     | J4-8                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D7#    | 4     | J4-7                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D6#    | 4     | J4-6                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D5#    | 4     | J4-5                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D4#    | 4     | J4-4                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D3#    | 4     | J4-3                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D2#    | 4     | J4-2                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D1#    | 4     | J4-1                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D0#    | 4     | J4-0                | D31-00_P4               | Yes      | D31-00_4                |                      |
| DBI1#  | 1     | 11-16               | DBI_P1<br>(Label Bit 1) | Yes      | DBI_1<br>(label Bit 1)  | Clock J of LA card I |
| D31#   | 1     | 11-15               | D31-00_P1               | Yes      | D31-00_1                |                      |
| D30#   | 1     | 11-14               | D31-00_P1               | Yes      | D31-00_1                |                      |
| D29#   | 1     | 11-13               | D31-00_P1               | Yes      | D31-00_1                |                      |
| D28#   | 1     | 11-12               | D31-00 P1               | Yes      | D31-00 1                |                      |
| D27#   | 1     | 11-11               | D31-00_P1               | Yes      | D31-00_1                |                      |
| D26#   | 1     | 11-10               | D31-00 P1               | Yes      | D31-00_1                |                      |
| D25#   | 1     | 11-9                | D31-00 P1               | Yes      | D31-00 1                |                      |
| D24#   | 1     | 11-8                | D31-00 P1               | Yes      | D31-00 1                |                      |
| D23#   | 1     | 11-7                | D31-00_P1               | Yes      | D31-00_1                |                      |
| D22#   | 1     | 11-6                | D31-00_P1               | Yes      | D31-00_1                |                      |
| D21#   | 1     | 11-5                | D31-00_P1               | Yes      | D31-00_1                |                      |
| D20#   | 1     | 11-4                | D31-00 P1               | Yes      | D31-00_1                |                      |
| D19#   | 1     | 11-3                | D31-00_P1               | Yes      | D31-00_1                |                      |
| D18#   | 1     | 11-2                | D31-00_P1               | Yes      | D31-00_1                |                      |
| D17#   | 1     | 11-1                | D31-00_P1               | Yes      | D31-00_1                |                      |
|        | •     | 11-0                | D31-00_P1               | Yes      | D31-00_1                |                      |

| Signal | Phase | Anlayzer<br>Pod-Bit | Label (Format)          | Inverted | Label (after<br>merge ) | Description          |
|--------|-------|---------------------|-------------------------|----------|-------------------------|----------------------|
| DBI1#  | 2     | 12-16               | DBI_P2                  | Yes      | DBI 2                   | Clock K of LA card I |
|        |       |                     | (Label Bit 1)           |          | (Label Bit 1)           |                      |
| D31#   | 2     | 12-15               | D31-00_P2               | Yes      | D31-00_2                |                      |
| D30#   | 2     | 12-14               | D31-00_P2               | Yes      | D31-00_2                |                      |
| D29#   | 2     | 12-13               | D31-00_P2               | Yes      | D31-00_2                |                      |
| D28#   | 2     | 12-12               | D31-00_P2               | Yes      | D31-00_2                |                      |
| D27#   | 2     | 12-11               | D31-00_P2               | Yes      | D31-00_2                |                      |
| D26#   | 2     | 12-10               | D31-00_P2               | Yes      | D31-00_2                |                      |
| D25#   | 2     | 12-9                | D31-00_P2               | Yes      | D31-00_2                |                      |
| D24#   | 2     | 12-8                | D31-00_P2               | Yes      | D31-00_2                |                      |
| D23#   | 2     | 12-7                | D31-00_P2               | Yes      | D31-00_2                |                      |
| D22#   | 2     | 12-6                | D31-00_P2               | Yes      | D31-00_2                |                      |
| D21#   | 2     | 12-5                | D31-00_P2               | Yes      | D31-00_2                |                      |
| D20#   | 2     | 12-4                | D31-00_P2               | Yes      | D31-00_2                |                      |
| D19#   | 2     | 12-3                | D31-00_P2               | Yes      | D31-00_2                |                      |
| D18#   | 2     | 12-2                | D31-00_P2               | Yes      | D31-00_2                |                      |
| D17#   | 2     | 12-1                | D31-00_P2               | Yes      | D31-00_2                |                      |
| D16#   | 2     | 12-0                | D31-00_P2               | Yes      | D31-00_2                |                      |
| DBI1#  | 3     | l3-16               | DBI_P3<br>(Label Bit 1) | Yes      | DBI_3<br>(Label Bit 1)  | Clock L of LA card I |
| D31#   | 3     | 13-15               | D31-00 P3               | Yes      | D31-00 3                |                      |
| D30#   | 3     | 13-14               | D31-00_P3               | Yes      | D31-00_3                |                      |
| D29#   | 3     | 13-13               | D31-00_P3               | Yes      | D31-00_3                |                      |
| D28#   | 3     | 13-12               | D31-00 P3               | Yes      | D31-00_3                |                      |
| D27#   | 3     | 13-11               | D31-00 P3               | Yes      | D31-00_3                |                      |
| D26#   | 3     | 13-10               | D31-00 P3               | Yes      | D31-00_3                |                      |
| D25#   | 3     | 13-9                | D31-00 P3               | Yes      | D31-00 3                |                      |
| D24#   | 3     | 13-8                | D31-00 P3               | Yes      | D31-00 3                |                      |
| D23#   | 3     | 13-7                | D31-00_P3               | Yes      | D31-00_3                |                      |
| D22#   | 3     | 13-6                | D31-00_P3               | Yes      | D31-00_3                |                      |
| D21#   | 3     | 13-5                | D31-00 P3               | Yes      | D31-00_3                |                      |
| D20#   | 3     | 13-4                | D31-00_P3               | Yes      | D31-00_3                |                      |
| D19#   | 3     | 13-3                | D31-00_P3               | Yes      | D31-00_3                |                      |
| D18#   | 3     | 13-2                | D31-00_P3               | Yes      | D31-00_3                |                      |
| D17#   | 3     | 13-1                | D31-00_P3               | Yes      | D31-00_3                |                      |
| D16#   | 3     | 13-0                | D31-00_P3               | Yes      | D31-00_3                |                      |

| Signal | Phase | Anlayzer<br>Pod-Bit | Label (Format)          | Inverted | Label (after<br>merge ) | Description          |
|--------|-------|---------------------|-------------------------|----------|-------------------------|----------------------|
| DBI1#  | 4     | 14-16               | DBI_P4                  | Yes      | DBI_4                   | Clock M of LA card I |
|        |       |                     | (Label Bit 1)           |          | (Label Bit 1)           |                      |
| D31#   | 4     | 14-15               | D31-00_P4               | Yes      | D31-00_4                |                      |
| D30#   | 4     | 14-14               | D31-00_P4               | Yes      | D31-00_4                |                      |
| D29#   | 4     | 14-13               | D31-00_P4               | Yes      | D31-00_4                |                      |
| D28#   | 4     | 14-12               | D31-00_P4               | Yes      | D31-00_4                |                      |
| D27#   | 4     | 14-11               | D31-00_P4               | Yes      | D31-00_4                |                      |
| D26#   | 4     | 14-10               | D31-00_P4               | Yes      | D31-00_4                |                      |
| D25#   | 4     | 14-9                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D24#   | 4     | 14-8                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D23#   | 4     | 14-7                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D22#   | 4     | 14-6                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D21#   | 4     | 14-5                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D20#   | 4     | 4-4                 | D31-00_P4               | Yes      | D31-00_4                |                      |
| D19#   | 4     | 14-3                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D18#   | 4     | 14-2                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D17#   | 4     | 14-1                | D31-00_P4               | Yes      | D31-00_4                |                      |
| D16#   | 4     | 14-0                | D31-00_P4               | Yes      | D31-00_4                |                      |
| DBI2#  | 1     | G1-16               | DBI_P1<br>(Label Bit 2) | Yes      | DBI_1<br>(Label Bit 2)  | Clock J of LA card G |
| D47#   | 1     | G1-15               | D63-32_P1               | Yes      | D63-32_1                |                      |
| D46#   | 1     | G1-14               | D63-32_P1               | Yes      | D63-32_1                |                      |
| D45#   | 1     | G1-13               | D63-32_P1               | Yes      | D63-32 1                |                      |
| D44#   | 1     | G1-12               | D63-32 P1               | Yes      | D63-32 1                |                      |
| D43#   | 1     | G1-11               | D63-32_P1               | Yes      | D63-32 1                |                      |
| D42#   | 1     | G1-10               | D63-32_P1               | Yes      | D63-32_1                |                      |
| D41#   | 1     | G1-9                |                         | Yes      | <br>D63-32_1            |                      |
| D40#   | 1     | G1-8                | D63-32 P1               | Yes      | <br>D63-32_1            |                      |
| D39#   | 1     | G1-7                | D63-32_P1               | Yes      | D63-32_1                |                      |
| D38#   | 1     | G1-6                | D63-32_P1               | Yes      | D63-32_1                |                      |
| D37#   | 1     | G1-5                | D63-32_P1               | Yes      | D63-32_1                |                      |
| D36#   | 1     | G1-4                | D63-32_P1               | Yes      | D63-32_1                |                      |
| D35#   | 1     | G1-3                | D63-32_P1               | Yes      | D63-32_1                |                      |
| D34#   | 1     | G1-2                | D63-32_P1               | Yes      | D63-32_1                |                      |
| D33#   | 1     | G1-1                | D63-32_P1               | Yes      | D63-32_1                |                      |
| D32#   | 1     | G1-0                | D63-32_P1               | Yes      | D63-32_1                |                      |

| Signal  | Phase  | Anlayzer | Label (Format) | Inverted | Label (after  | Description          |
|---------|--------|----------|----------------|----------|---------------|----------------------|
| orginar | i nuse | Pod-Bit  | Euber (Format) | mvortou  | merge )       | •                    |
| DBI2#   | 2      | G2-16    | DBI_P2         | Yes      | DBI_2         | Clock K of LA card G |
|         |        |          | (Label Bit 2)  |          | (Label Bit 2) |                      |
| D47#    | 2      | G2-15    | D63-32_P2      | Yes      | D63-32_2      |                      |
| D46#    | 2      | G2-14    | D63-32_P2      | Yes      | D63-32_2      |                      |
| D45#    | 2      | G2-13    | D63-32_P2      | Yes      | D63-32_2      |                      |
| D44#    | 2      | G2-12    | D63-32_P2      | Yes      | D63-32_2      |                      |
| D43#    | 2      | G2-11    | D63-32_P2      | Yes      | D63-32_2      |                      |
| D42#    | 2      | G2-10    | D63-32_P2      | Yes      | D63-32_2      |                      |
| D41#    | 2      | G2-9     | D63-32_P2      | Yes      | D63-32_2      |                      |
| D40#    | 2      | G2-8     | D63-32_P2      | Yes      | D63-32_2      |                      |
| D39#    | 2      | G2-7     | D63-32_P2      | Yes      | D63-32_2      |                      |
| D38#    | 2      | G2-6     | D63-32_P2      | Yes      | D63-32_2      |                      |
| D37#    | 2      | G2-5     | D63-32_P2      | Yes      | D63-32_2      |                      |
| D36#    | 2      | G2-4     | D63-32_P2      | Yes      | D63-32_2      |                      |
| D35#    | 2      | G2-3     | D63-32_P2      | Yes      | D63-32_2      |                      |
| D34#    | 2      | G2-2     | D63-32_P2      | Yes      | D63-32_2      |                      |
| D33#    | 2      | G2-1     | D63-32_P2      | Yes      | D63-32_2      |                      |
| D32#    | 2      | G2-0     | D63-32_P2      | Yes      | D63-32_2      |                      |
|         |        |          |                |          |               |                      |
| DBI2#   | 3      | G3-16    | DBI_P3         | Yes      | DBI_3         | Clock L of LA card G |
|         |        |          | (Label Bit 2)  |          | (Label Bit 2) |                      |
| D47#    | 3      | G3-15    | D63-32_P3      | Yes      | D63-32_3      |                      |
| D46#    | 3      | G3-14    | D63-32_P3      | Yes      | D63-32_3      |                      |
| D45#    | 3      | G3-13    | D63-32_P3      | Yes      | D63-32_3      |                      |
| D44#    | 3      | G3-12    | D63-32_P3      | Yes      | D63-32_3      |                      |
| D43#    | 3      | G3-11    | D63-32_P3      | Yes      | D63-32_3      |                      |
| D42#    | 3      | G3-10    | D63-32_P3      | Yes      | D63-32_3      |                      |
| D41#    | 3      | G3-9     | D63-32_P3      | Yes      | D63-32_3      |                      |
| D40#    | 3      | G3-8     | D63-32_P3      | Yes      | D63-32_3      |                      |
| D39#    | 3      | G3-7     | D63-32_P3      | Yes      | D63-32_3      |                      |
| D38#    | 3      | G3-6     | D63-32_P3      | Yes      | D63-32_3      |                      |
| D37#    | 3      | G3-5     | D63-32_P3      | Yes      | D63-32_3      |                      |
| D36#    | 3      | G3-4     | D63-32_P3      | Yes      | D63-32_3      |                      |
| D35#    | 3      | G3-3     | D63-32_P3      | Yes      | D63-32_3      |                      |
| D34#    | 3      | G3-2     | D63-32_P3      | Yes      | D63-32_3      |                      |
| D33#    | 3      | G3-1     | D63-32_P3      | Yes      | D63-32_3      |                      |
| D32#    | 3      | G3-0     | D63-32_P3      | Yes      | D63-32_3      |                      |

| Signal       | Phase | Anlayzer<br>Pod-Bit | Label (Format)          | Inverted | Label (after<br>merge ) | Description          |
|--------------|-------|---------------------|-------------------------|----------|-------------------------|----------------------|
| DBI2#        | 4     | G4-16               | DBI_P4                  | Yes      | DBI_4                   | Clock M of LA card G |
|              |       |                     | (Label Bit 2)           |          | (Label Bit 2)           |                      |
| D47#         | 4     | G4-15               | D63-32 P4               | Yes      | D63-32_4                |                      |
| D46#         | 4     | G4-14               | <br>D63-32 P4           | Yes      | D63-32 4                |                      |
| D45#         | 4     | G4-13               |                         | Yes      | D63-32_4                |                      |
| D44#         | 4     | G4-12               |                         | Yes      | D63-32_4                |                      |
| D43#         | 4     | G4-11               | D63-32_P4               | Yes      | D63-32_4                |                      |
| D42#         | 4     | G4-10               |                         | Yes      | D63-32_4                |                      |
| D41#         | 4     | G4-9                | D63-32_P4               | Yes      | D63-32_4                |                      |
| D40#         | 4     | G4-8                | D63-32_P4               | Yes      | D63-32_4                |                      |
| D39#         | 4     | G4-7                | D63-32_P4               | Yes      | D63-32_4                |                      |
| D38#         | 4     | G4-6                | D63-32_P4               | Yes      | D63-32_4                |                      |
| D37#         | 4     | G4-5                | D63-32_P4               | Yes      | D63-32_4                |                      |
| D36#         | 4     | G4-4                | D63-32_P4               | Yes      | D63-32_4                |                      |
| D35#         | 4     | G4-3                | D63-32_P4               | Yes      | D63-32_4                |                      |
| D34#         | 4     | G4-2                |                         | Yes      | D63-32_4                |                      |
| D33#         | 4     | G4-1                | D63-32_P4               | Yes      | D63-32_4                |                      |
| D32#         | 4     | G4-0                | D63-32_P4               | Yes      | D63-32_4                |                      |
| DBI3#        | 1     | F1-16               | DBI_P1<br>(Label Bit 3) | Yes      | DBI_1<br>(Label Bit 3)  | Clock J of LA card F |
| D63#         | 1     | F1-15               | D63-32 P1               | Yes      | D63-32_1                |                      |
| D62#         | 1     | F1-15<br>F1-14      |                         | Yes      | D63-32_1                |                      |
| D61#         | 1     | F1-14<br>F1-13      |                         | Yes      | D63-32_1                |                      |
| D60#         | 1     | F1-12               |                         | Yes      | D63-32_1                |                      |
| D59#         | 1     | F1-12               | D63-32_11<br>D63-32 P1  | Yes      | D63-32_1                |                      |
| D58#         | 1     | F1-10               |                         | Yes      | D63-32_1                |                      |
| D57#         | 1     | F1-9                |                         | Yes      | D63-32_1                |                      |
| D56#         | 1     | F1-8                | D63-32_11               | Yes      | D63-32_1                |                      |
| D55#         | 1     | F1-7                | D63-32_11<br>D63-32 P1  | Yes      | D63-32_1                |                      |
| D54#         | 1     | F1-6                |                         | Yes      | D63-32_1                |                      |
| D53#         | 1     | F1-5                |                         | Yes      | D63-32_1                |                      |
| D52#         | 1     | F1-4                |                         | Yes      | D63-32_1                |                      |
| D52#         | 1     | F1-3                |                         | Yes      | D63-32_1                |                      |
|              | 1     | F1-2                |                         | Yes      | D63-32_1                |                      |
| 1150#        |       | 114                 |                         |          |                         |                      |
| D50#<br>D49# | 1     | F1-1                | D63-32_P1               | Yes      | D63-32_1                |                      |

| Signal Phase  |   | Anlayzer<br>Pod-Bit | Label (Format) | Inverted | Label (after  | Description          |  |  |
|---------------|---|---------------------|----------------|----------|---------------|----------------------|--|--|
| -             |   |                     |                | <u></u>  | merge )       |                      |  |  |
| DBI3#         | 2 | F2-16               | DBI_P2         | Yes      | DBI_2         | Clock K of LA card F |  |  |
| <b>D</b> 00 # |   |                     | (Label Bit 3)  |          | (Label Bit 3) |                      |  |  |
| D63#          | 2 | F2-15               | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D62#          | 2 | F2-14               | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D61#          | 2 | F2-13               | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D60#          | 2 | F2-12               | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D59#          | 2 | F2-11               | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D58#          | 2 | F2-10               | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D57#          | 2 | F2-9                | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D56#          | 2 | F2-8                | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D55#          | 2 | F2-7                | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D54#          | 2 | F2-6                | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D53#          | 2 | F2-5                | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D52#          | 2 | F2-4                | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D51#          | 2 | F2-3                | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D50#          | 2 | F2-2                | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D49#          | 2 | F2-1                | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| D48#          | 2 | F2-0                | D63-32_P2      | Yes      | D63-32_2      |                      |  |  |
| DBI3#         | 3 | F3-16               | DBI_P3         | Yes      | DBI_3         | Clock L of LA card F |  |  |
|               |   |                     | (Label Bit 3)  |          | (Label Bit 3) |                      |  |  |
| D63#          | 3 | F3-15               | D63-32_P3      | Yes      | D63-32_3      |                      |  |  |
| D62#          | 3 | F3-14               | D63-32_P3      | Yes      | D63-32_3      |                      |  |  |
| D61#          | 3 | F3-13               | D63-32_P3      | Yes      | D63-32_3      |                      |  |  |
| D60#          | 3 | F3-12               | D63-32_P3      | Yes      | D63-32_3      |                      |  |  |
| D59#          | 3 | F3-11               | D63-32_P3      | Yes      | D63-32_3      |                      |  |  |
| D58#          | 3 | F3-10               | D63-32_P3      | Yes      | D63-32_3      |                      |  |  |
| D57#          | 3 | F3-9                | D63-32_P3      | Yes      | D63-32_3      |                      |  |  |
| D56#          | 3 | F3-8                |                | Yes      |               |                      |  |  |
| D55#          | 3 | F3-7                |                | Yes      |               |                      |  |  |
| D54#          | 3 | F3-6                |                | Yes      |               |                      |  |  |
| D53#          | 3 | F3-5                |                | Yes      |               |                      |  |  |
| D52#          | 3 | F3-4                |                | Yes      |               |                      |  |  |
| D51#          | 3 | F3-3                | D63-32_P3      | Yes      | D63-32_3      |                      |  |  |
| D50#          | 3 | F3-2                | D63-32_P3      | Yes      | D63-32_3      |                      |  |  |
| D49#          | 3 | F3-1                | D63-32_P3      | Yes      | D63-32_3      |                      |  |  |
| D48#          | 3 | F3-0                | D63-32_P3      | Yes      | D63-32_3      |                      |  |  |

| Signal | Phase | Anlayzer<br>Pod-Bit | Label (Format) | Inverted | Label (after<br>merge ) | Description               |
|--------|-------|---------------------|----------------|----------|-------------------------|---------------------------|
| DBI3#  | 4     | F4-16               | DBI_P4         | Yes      | DBI_4                   | Clock M of LA card F      |
|        |       |                     | (Label Bit 3)  |          | (Label Bit 3)           |                           |
| D63#   | 4     | F4-15               | D63-32_P4      | Yes      | D63-32_4                |                           |
| D62#   | 4     | F4-14               | D63-32_P4      | Yes      | D63-32_4                |                           |
| D61#   | 4     | F4-13               | D63-32_P4      | Yes      | D63-32_4                |                           |
| D60#   | 4     | F4-12               | D63-32_P4      | Yes      | D63-32_4                |                           |
| D59#   | 4     | F4-11               | D63-32_P4      | Yes      | D63-32_4                |                           |
| D58#   | 4     | F4-10               | D63-32_P4      | Yes      | D63-32_4                |                           |
| D57#   | 4     | F4-9                | D63-32_P4      | Yes      | D63-32_4                |                           |
| D56#   | 4     | F4-8                | D63-32_P4      | Yes      | D63-32_4                |                           |
| D55#   | 4     | F4-7                | D63-32_P4      | Yes      | D63-32_4                |                           |
| D54#   | 4     | F4-6                | D63-32_P4      | Yes      | D63-32_4                |                           |
| D53#   | 4     | F4-5                | D63-32_P4      | Yes      | D63-32_4                |                           |
| D52#   | 4     | F4-4                | D63-32_P4      | Yes      | D63-32_4                |                           |
| D51#   | 4     | F4-3                | D63-32_P4      | Yes      | D63-32_4                |                           |
| D50#   | 4     | F4-2                | D63-32_P4      | Yes      | D63-32_4                |                           |
| D49#   | 4     | F4-1                | D63-32_P4      | Yes      | D63-32_4                |                           |
| D48#   | 4     | F4-0                | D63-32_P4      | Yes      | D63-32_4                |                           |
|        |       | H1-16               | Commmon        |          |                         | Strobe Clock Generated by |

6 Commmon Strobe Strobe Clock Generated by Analysis Probe

Following signals are generated by analysis probe and are used by the analysis probe software only.GC\_DATAH2-15 thru H2-1

Following Signal Labels are defined by in the Format window for use by the analysis probe software only: STAT2

### **Address Signals**

Do not change the setup/hold configuration. For address signals, setup time is configured as -3.500 ns and hold time as -1.000 ns.

Address A[35:3] signals are captured by the 3 card Analyzer Machine:

A2, A1, A0 are set to logic 0 on the analysis probe to aid in triggering on address.

| Signal | Phase | Pod-Bit | Label (Format) | Inverted | Label (after merge) Description |
|--------|-------|---------|----------------|----------|---------------------------------|
| A35#   | 1     | C4-15   | A35-32_1       | Yes      | A35-32_1                        |
| A34#   | 1     | C4-14   | A35-32_1       | Yes      | A35-32_1                        |
| A33#   | 1     | C4-13   | A35-32_1       | Yes      | A35-32_1                        |
| A32#   | 1     | C4-12   | A35-32_1       | Yes      | A35-32_1                        |
| A35#   | 2     | C4-11   | A35-32_2       | Yes      | A35-32_2                        |
| A34#   | 2     | C4-10   | A35-32_2       | Yes      | A35-32_2                        |
| A33#   | 2     | C4-9    | A35-32_2       | Yes      | A35-32_2                        |
| A32#   | 2     | C4-8    | A35-32_2       | Yes      | A35-32_2                        |

| Signal | Phase | Pod-Bit | Label (Format) | Inverted | Label (after merge) | Description         |
|--------|-------|---------|----------------|----------|---------------------|---------------------|
| A15#   | 1     | E1-16   | A31-00_1       | Yes      | A31-00_1            |                     |
| A14#   | 1     | E1-15   | A31-00_1       | Yes      | A31-00_1            |                     |
| A13#   | 1     | E1-14   | A31-00_1       | Yes      | A31-00_1            |                     |
| A12#   | 1     | E1-13   | A31-00_1       | Yes      | A31-00_1            |                     |
| A11#   | 1     | E1-12   | A31-00_1       | Yes      | A31-00_1            |                     |
| A10#   | 1     | E1-11   | A31-00_1       | Yes      | A31-00_1            |                     |
| A9#    | 1     | E1-10   | A31-00_1       | Yes      | A31-00_1            |                     |
| A8#    | 1     | E1-9    | A31-00_1       | Yes      | A31-00_1            |                     |
| A7#    | 1     | E1-8    | A31-00_1       | Yes      | A31-00_1            |                     |
| A6#    | 1     | E1-7    | A31-00_1       | Yes      | A31-00_1            |                     |
| A5#    | 1     | E1-6    | A31-00_1       | Yes      | A31-00_1            |                     |
| A4#    | 1     | E1-5    | A31-00_1       | Yes      | A31-00_1            |                     |
| A3#    | 1     | E1-4    | A31-00_1       | Yes      | A31-00_1            |                     |
|        | 1     | E1-3    | A31-00_1       | Yes      |                     | (A2 SET TO LOGIC 0, |
|        |       |         |                |          |                     | GENERATED BY LAI)   |
|        | 1     | E1-2    | A31-00_1       | Yes      |                     | (A1 SET TO LOGIC 0, |
|        |       |         |                |          |                     | GENERATED BY LAI)   |
|        | 1     | E1-1    | A31-00_1       | Yes      |                     | (A0 SET TO LOGIC 0, |
|        |       |         |                |          |                     | GENERATED BY LAI)   |
| A31#   | 1     | E2-15   | A31-00_1       | Yes      | A31-00_1            |                     |
| A30#   | 1     | E2-14   | A31-00_1       | Yes      | A31-00_1            |                     |
| A29#   | 1     | E2-13   | A31-00_1       | Yes      | A31-00_1            |                     |
| A28#   | 1     | E2-12   | <br>A31-00_1   | Yes      | <br>A31-00_1        |                     |
| A27#   | 1     | E2-11   | <br>A31-00_1   | Yes      |                     |                     |
| A26#   | 1     | E2-10   | <br>A31-00_1   | Yes      | <br>A31-00_1        |                     |
| A25#   | 1     | E2-9    | <br>A31-00_1   | Yes      | <br>A31-00_1        |                     |
| A24#   | 1     | E2-8    | <br>A31-00_1   | Yes      | <br>A31-00_1        |                     |
| A23#   | 1     | E2-7    | A31-00_1       | Yes      | A31-00_1            |                     |
| A22#   | 1     | E2-6    | A31-00_1       | Yes      | A31-00_1            |                     |
| A21#   | 1     | E2-5    | A31-00_1       | Yes      | A31-00_1            |                     |
| A20#   | 1     | E2-4    | A31-00_1       | Yes      | A31-00_1            |                     |
| A19#   | 1     | E2-3    |                | Yes      |                     |                     |
| A18#   | 1     | E2-2    | A31-00_1       | Yes      | A31-00_1            |                     |
| A17#   | 1     | E2-1    | A31-00_1       | Yes      | A31-00_1            |                     |
| A16#   | 1     | E2-0    | A31-00_1       | Yes      | A31-00_1            |                     |
|        |       |         | _              |          | _                   |                     |

| Signal | Phase | Pod-Bit | Label (Format) | Inverted | Label (after merge) | Description         |
|--------|-------|---------|----------------|----------|---------------------|---------------------|
| A15#   | 2     | E3-16   | A31-00_2       | Yes      | A31-00_2            |                     |
| A14#   | 2     | E3-15   | A31-00_2       | Yes      | A31-00_2            |                     |
| A13#   | 2     | E3-14   | A31-00_2       | Yes      | A31-00_2            |                     |
| A12#   | 2     | E3-13   | A31-00_2       | Yes      | A31-00_2            |                     |
| A11#   | 2     | E3-12   | A31-00_2       | Yes      | A31-00_2            |                     |
| A10#   | 2     | E3-11   | A31-00_2       | Yes      | A31-00_2            |                     |
| A9#    | 2     | E3-10   | A31-00_2       | Yes      | A31-00_2            |                     |
| A8#    | 2     | E3-9    | A31-00_2       | Yes      | A31-00_2            |                     |
| A7#    | 2     | E3-8    | A31-00_2       | Yes      | A31-00_2            |                     |
| A6#    | 2     | E3-7    | A31-00_2       | Yes      | A31-00_2            |                     |
| A5#    | 2     | E3-6    | A31-00_2       | Yes      | A31-00_2            |                     |
| A4#    | 2     | E3-5    | A31-00_2       | Yes      | A31-00_2            |                     |
| A3#    | 2     | E3-4    | A31-00_2       | Yes      | A31-00_2            |                     |
|        | 2     | E3-3    | A31-00_2       | Yes      |                     | (A2 SET TO LOGIC 0, |
|        |       |         |                |          |                     | GENERATED BY LAI)   |
|        | 2     | E3-2    | A31-00_2       | Yes      |                     | (A1 SET TO LOGIC 0, |
|        |       |         |                |          |                     | GENERATED BY LAI)   |
|        | 2     | E3-1    | A31-00_2       | Yes      |                     | (A0 SET TO LOGIC 0, |
|        |       |         |                |          |                     | GENERATED BY LAI)   |
| A31#   | 2     | E4-16   | A31-00 2       | Yes      | A31-00 2            |                     |
| A30#   | 2     | E4-15   | <br>A31-00_2   | Yes      | A31-00_2            |                     |
| A29#   | 2     | E4-14   | <br>A31-00_2   | Yes      | A31-00_2            |                     |
| A28#   | 2     | E4-13   | A31-00_2       | Yes      | A31-00_2            |                     |
| A27#   | 2     | E4-12   | A31-00_2       | Yes      | A31-00_2            |                     |
| A26#   | 2     | E4-11   | A31-00_2       | Yes      | A31-00_2            |                     |
| A25#   | 2     | E4-10   | A31-00_2       | Yes      | A31-00_2            |                     |
| A24#   | 2     | E4-9    | A31-00_2       | Yes      | A31-00_2            |                     |
| A23#   | 2     | E4-8    |                | Yes      |                     |                     |
| A22#   | 2     | E4-7    |                | Yes      |                     |                     |
| A21#   | 2     | E4-6    |                | Yes      |                     |                     |
| A20#   | 2     | E4-5    |                | Yes      |                     |                     |
| A19#   | 2     | E4-4    |                | Yes      |                     |                     |
| A18#   | 2     | E4-3    |                | Yes      |                     |                     |
| A17#   | 2     | E4-2    |                | Yes      |                     |                     |
| A16#   | 2     | E4-1    | A31-00_2       | Yes      | A31-00_2            |                     |

### **Control Signals**

Do not change the setup/hold configuration. For most control signals, setup time is configured as 3.500 ns and hold time as -1.000 ns. The signals generated by the analysis probe use setup=2.500 ns and hold=0. The GC\_ADDR signals use setup=1.000 ns and hold=1.500 ns.

| Signal | Pod-Bit | Label (Format) | Inverted Label (after merge) Description |
|--------|---------|----------------|------------------------------------------|
|        |         |                |                                          |

The following control signals are captured on the processor front side bus:

| PROCHOT# | D1-16 | PROCHOT#           | No | PROCHOT#         | Clock J of LA card D |
|----------|-------|--------------------|----|------------------|----------------------|
| BPRI#    | D1-15 | BPRI#              | No | BPRI#            |                      |
| BR0#     | D1-11 | BR# (Label Bit 0)  | No | BR# (Label Bit 0 | ))                   |
| BNR#     | D1-10 | BNR#               | No | BNR#             |                      |
| IGNNE#   | D1-9  | IGNNE#             | No | IGNNE#           |                      |
| SMI#     | D1-8  | SMI#               | No | SMI#             |                      |
| INIT#    | D1-7  | INIT#              | No | INIT#            |                      |
| A20M#    | D1-6  | A20M#              | No | A20M#            |                      |
| BPM5#    | D1-5  | BPM# (Label Bit 5) | No | BPM# (Label Bi   | t 5)                 |
| BPM4#    | D1-4  | BPM# (Label Bit 4) | No | BPM# (Label Bi   | t 4)                 |
| BPM3#    | D1-3  | BPM# (Label Bit 3) | No | BPM# (Label Bi   | t 3)                 |
| BPM1#    | D1-2  | BPM# (Label Bit 1) | No | BPM# (Label Bi   | t 1)                 |
| BPM0#    | D1-1  | BPM# (Label Bit 0) | No | BPM# (Label Bi   | t 0)                 |
| BPM2#    | D1-0  | BPM# (Label Bit 2) | No | BPM# (Label Bi   | t 2)                 |

| Signal     | Pod-Bit | Label (Format) | Inverted | Label (after merge) | Description          |
|------------|---------|----------------|----------|---------------------|----------------------|
| AP1#       | D2-15   | AP1#           | No       | AP1#                |                      |
| AP0#       | D2-14   | AP0#           | No       | AP0#                |                      |
| RESET#     | D2-13   | RESET#         | No       | RESET#              |                      |
| BINIT#     | D2-12   | BINIT#         | No       | BINIT#              |                      |
| RSP#       | D2-11   | RSP#           | No       | RSP#                |                      |
| RS2#       | D2-10   | RS2#           | No       | RS2#                |                      |
| RS1#       | D2-9    | RS1#           | No       | RS1#                |                      |
| RS0#       | D2-8    | RS0#           | No       | RS0#                |                      |
| ADS#       | D2-7    | ADS#           | No       | ADS#                |                      |
| MCERR#     | D2-6    | MCERR#         | No       | MCERR#              |                      |
| TRDY#      | D2-5    | TRDY#          | No       | TRDY#               |                      |
| DRDY#      | D2-4    | DRDY#          | No       | DRDY#               |                      |
| DBSY#      | D2-3    | DBSY#          | No       | DBSY#               |                      |
| DEFER#     | D2-2    | DEFER#         | No       | DEFER#              |                      |
| HIT#       | D2-1    | HIT#           | No       | HIT#                |                      |
| HITM#      | D2-0    | HITM#          | No       | HITM#               |                      |
|            |         |                |          |                     |                      |
| THRMTRIP#  | C3-16   | THRMTRIP#      | No       | THRMTRIP#           | Clock L of LA card C |
| LINT1/NMI  | C3-15   | LINT1/NMI      | No       | LINT1/NMI           |                      |
| LINT0/INTR | C3-14   | LINT0/INTR     | No       | LINTO/INTR          |                      |
| SLP#       | C3-13   | SLP#           | No       | SLP#                |                      |
| STPCLK#    | C3-12   | STPCLK#        | No       | STPCLK#             |                      |
| LOCK#      | C3-11   | LOCK#          | No       | LOCK#               |                      |
| TDI        | C3-10   | TDI            | No       | TDI                 |                      |
| TDO        | C3-9    | TDO            | No       | TDO                 |                      |
| ТСК        | C3-8    | ТСК            | No       | ТСК                 |                      |
| TMS        | C3-7    | TMS            | No       | TMS                 |                      |
| IERR#      | C3-6    | IERR#          | No       | IERR#               |                      |
| FERR#      | C3-5    | FERR#          | No       | FERR#               |                      |
| TRST#      | C3-4    | TRST#          | No       | TRST#               |                      |
| DP3#       | C3-3    | DP3#           | No       | DP3#                |                      |
| DP2#       | C3-2    | DP2#           | No       | DP2#                |                      |
| DP1#       | C3-1    | DP1#           | No       | DP1#                |                      |
| DP0#       | C3-0    | DP0#           | No       | DP0#                |                      |
|            |         |                |          |                     |                      |

| Signal        | Pod-Bit                                                                                 | Label (Format) | Inverted | Label (after merge) | Description                     |  |  |  |  |
|---------------|-----------------------------------------------------------------------------------------|----------------|----------|---------------------|---------------------------------|--|--|--|--|
| The following | The following signals are generated by the analysis probe for use by the software only: |                |          |                     |                                 |  |  |  |  |
| cqual2#       | D3-16                                                                                   | Not defined in | N/A      | Not Defined         | Clock L of LA card D.           |  |  |  |  |
|               |                                                                                         | Format window  |          |                     | (cqual1# AND cqual2#) is        |  |  |  |  |
|               |                                                                                         |                |          |                     | displayed as Cqual# label       |  |  |  |  |
| ppmode        | D3-15                                                                                   | ppmode         | N/A      | ppmode              | Tells SW that analysis probe is |  |  |  |  |
|               |                                                                                         |                |          |                     | in compact or expanded mode     |  |  |  |  |
| -             | D3-14                                                                                   | -              | N/A      | -                   |                                 |  |  |  |  |
| DB_IDLE       | D3-4                                                                                    | DB_IDLE        | N/A      | DB_IDLE             | Agilent use only                |  |  |  |  |
| -             | D3-3                                                                                    | -              | N/A      | -                   |                                 |  |  |  |  |
| -             | D3-2                                                                                    | -              | N/A      | -                   |                                 |  |  |  |  |
|               |                                                                                         |                |          |                     |                                 |  |  |  |  |
| cqual1#       | D4-16                                                                                   | Not defined in | N/A      | Not Defined         | Clock M of LA card D            |  |  |  |  |
|               |                                                                                         | Format window  |          |                     |                                 |  |  |  |  |
| GC_ADDR[15]   | D4-15                                                                                   | GC_ADDR        | N/A      | GC_ADDR             |                                 |  |  |  |  |
| GC_ADDR[14]   | D4-14                                                                                   | GC_ADDR        | N/A      | GC_ADDR             |                                 |  |  |  |  |
| GC_ADDR[13]   | D4-13                                                                                   | GC_ADDR        | N/A      | GC_ADDR             |                                 |  |  |  |  |
| GC_ADDR[12]   | D4-12                                                                                   | GC_ADDR        | N/A      | GC_ADDR             |                                 |  |  |  |  |
| GC_ADDR[11]   | D4-11                                                                                   | GC_ADDR        | N/A      | GC_ADDR             | -                               |  |  |  |  |
| GC_ADDR[10]   | D4-10                                                                                   | GC_ADDR        | N/A      | GC_ADDR             | -                               |  |  |  |  |
| GC_ADDR[9]    | D4-9                                                                                    | GC_ADDR        | N/A      | GC_ADDR             | -                               |  |  |  |  |
| GC_ADDR[8]    | D4-8                                                                                    | GC_ADDR        | N/A      | GC_ADDR             | See page 50 for description     |  |  |  |  |
| GC_ADDR[7]    | D4-7                                                                                    | GC_ADDR        | N/A      | GC_ADDR             | -                               |  |  |  |  |
| GC_ADDR[6]    | D4-6                                                                                    | GC_ADDR        | N/A      | GC_ADDR             | -                               |  |  |  |  |
| GC_ADDR[5]    | D4-5                                                                                    | GC_ADDR        | N/A      | GC_ADDR             | -                               |  |  |  |  |
| GC_ADDR[4]    | D4-4                                                                                    | GC_ADDR        | N/A      | GC_ADDR             | -                               |  |  |  |  |
| GC_ADDR[3]    | D4-3                                                                                    | GC_ADDR        | N/A      | GC_ADDR             | -                               |  |  |  |  |
| GC_ADDR[2]    | D4-2                                                                                    | GC_ADDR        | N/A      | GC_ADDR             | -                               |  |  |  |  |
| GC_ADDR[1]    | D4-1                                                                                    | GC_ADDR        | N/A      | GC_ADDR             | -                               |  |  |  |  |
| GC_ADDR[0]    | D4-0                                                                                    | GC_ADDR        | N/A      | GC_ADDR             |                                 |  |  |  |  |

## 10

## General-Purpose ASCII (GPA) Symbol File Format

This chapter is a guide to the General-purpose ASCII format, which allows you to create symbol files without the help of a compiler or assembler.

## General-Purpose ASCII (GPA) Symbol File Format

General-purpose ASCII (GPA) format files are loaded into a logic analyzer just like other object files, but they are usually created differently.

If your compiler does not include symbol information in the output, or if you want to define a symbol not in the object file, you can create an ASCII format symbol file.

Typically, ASCII format symbol files are created using text processing tools to convert compiler or linker map file output that has symbolic information into the proper format.

You can typically get symbol table information from a linker map file to create a General-Purpose ASCII (GPA) symbol file.

Various kinds of symbols are defined in different records in the GPA file. Record headers are enclosed in square brackets; for example, [VARIABLES]. For a summary of GPA file records and associated symbol definition syntax, refer to the "GPA Record Format Summary" that follows.

Each entry in the symbol file must consist of a symbol name followed by an address or address range.

While symbol names can be very long, the logic analyzer only uses the first 16 characters.

The address or address range corresponding to a given symbol appears as a hexadecimal number. The address or address range must immediately follow the symbol name, appear on the same line, and be separated from the symbol name by one or more blank spaces or tabs. Ensure that address ranges are in the following format:

beginning address..ending address

| Example                                                                                                                       |                                                  |       |    |   |          |
|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------|----|---|----------|
| main<br>test<br>var1                                                                                                          | 0000100000001009<br>000010100000101F<br>00001E22 | #this | is | a | variable |
| This example defines two symbols that correspond to address ranges and one point symbol that corresponds to a single address. |                                                  |       |    |   |          |

For more detailed descriptions of GPA file records and associated symbol definition syntax, refer to these topics that follow:

- SECTIONS
- FUNCTIONS
- VARIABLES
- SOURCE LINES
- START ADDRESS
- Comments

# **GPA Record Format Summary**

[SECTIONS] section\_name start..end attribute

[FUNCTIONS] func\_name start..end

[VARIABLES] var\_name start [size] var\_name start..end

[SOURCE LINES] File: file\_name line# address

[START ADDRESS] address

#Comments

If no record header is specified, [VARIABLES] is assumed. Lines without a preceding header are assumed to be symbol definitions in one of the VARIABLES formats.

#### Example

This is an example GPA file that contains several different kinds of records:

| [SECTIONS<br>prog<br>data<br>common | 5]<br>00001000.<br>40002000.<br>FFFF0000. | .40009FFF |
|-------------------------------------|-------------------------------------------|-----------|
| [FUNCTION<br>main<br>test           | NS]<br>00001000.<br>00001010.             |           |
| [VARIABLI<br>total<br>value         | ES]<br>40002000<br>40008000               | 4<br>4    |

# General-Purpose ASCII (GPA) Symbol File Format General-Purpose ASCII (GPA) Symbol File Format

| SOURCE LINES]<br>ile: main.c |
|------------------------------|
| 0 00001000                   |
| 1 00001002                   |
| 4 0000100A                   |
| 2 0000101E                   |
| ile: test.c                  |
| 5 00001010                   |
| 7 00001012                   |
| 1 0000101A                   |
|                              |

# SECTIONS

[SECTIONS] section\_name start..end attribute Use SECTIONS to define symbols for regions of memory, such as sections, segments, or classes.

section\_name A symbol representing the name of the section.

start The first address of the section, in hexadecimal.

end The last address of the section, in hexadecimal.

attribute This is optional, and may be one of the following:

- NORMAL (default)—The section is a normal, relocatable section, such as code or data.
- NONRELOC—The section contains variables or code that cannot be relocated; this is an absolute segment.

### **Define sections first**

To enable section relocation, section definitions must appear before any other definitions in the file.

| [SECTIONS] |                  |          |
|------------|------------------|----------|
| prog       | 0000100000001FFF |          |
| data       | 0000200000003FFF |          |
| display_io | 000080000000801F | NONRELOC |

If you use section definitions in a GPA symbol file, any subsequent function or variable definitions must be within the address ranges of one of the defined sections. Functions and variables that are not within the range are ignored.

# FUNCTIONS

[FUNCTIONS] func\_name start..end

Use FUNCTIONS to define symbols for program functions, procedures, or subroutines.

- func\_name A symbol representing the function name.
  - start The first address of the function, in hexadecimal.
    - end The last address of the function, in hexadecimal.

### Example

[FUNCTIONS] main 00001000..00001009 test 00001010..0000101F

# VARIABLES

[VARIABLES] var\_name start [size] var\_name start..end

You can specify symbols for variables either by using the address of the variable, the address and the size of the variable, or a range of addresses occupied by the variable. If you specify only the address of a variable, the size is assumed to be one byte.

- var name A symbol representing the variable name.
  - start The first address of the variable, in hexadecimal.
    - end The last address of the variable, in hexadecimal.
    - size This is optional, and indicates the size of the variable, in bytes, in decimal.

| Example                                                       |                                                          |
|---------------------------------------------------------------|----------------------------------------------------------|
| [VARIABLES]<br>subtotal<br>total<br>data_array<br>status_char | 40002000 4<br>40002004 4<br>400030004000302F<br>40002345 |

# SOURCE LINES

[SOURCE LINES] File: file\_name line# address

Use SOURCE LINES to associate addresses with lines in your source files.

file name The name of a file.

line# The number of a line in the file, in decimal.

address The address of the source line, in hexadecimal.

| Example | )         |  |  |
|---------|-----------|--|--|
|         | CE LINES] |  |  |
| File:   | main.c    |  |  |
| 10      | 00001000  |  |  |
| 11      | 00001002  |  |  |
| 14      | 0000100A  |  |  |
| 22      | 0000101E  |  |  |

# START ADDRESS

[START ADDRESS] address

address The address of the program entry point, in hexadecimal.

### Example

```
[START ADDRESS]
00001000
```

# Comments

#comment text

Use the # character to include comments in a file. Any text following the # character is ignored. You can put comments on a line alone or on the same line following a symbol entry.

### Example

```
#This is a comment.
```

# Part 4

Service Guide

# To return a part to Agilent Technologies for service

- 1 Follow the procedures in the "Troubleshooting..." chapters to make sure that the problem is caused by a hardware failure, not by configuration or cabling problems.
- **2** In the U.S., call 1-877-4Agilent (1-877-424-4536). Outside the U.S., call your nearest Agilent sales office. Ask them for the address of the nearest Agilent service center.
- **3** Package the part and send it to the Agilent service center.

Keep any parts which you know are working.

**4** When the part has been replaced, it will be sent back to you.

The unit returned to you will have the same serial number as the unit you sent to Agilent.

The Agilent service center can also troubleshoot the hardware and replace the failed part. To do this, send your entire measurement system to the service center, including the logic analysis system and cables.

In some parts of the world, on-site repair service is available. Ask an Agilent sales or service representative for details.

# To get replacement parts

The repair strategy for this product is board replacement. However, the following tables list some mechanical parts that may be replaced if they are damaged or lost. Contact your Agilent Technologies Sales Office for further information.

For some parts, exchange assemblies are available when a repairable assembly is returned to Agilent Technologies. These assemblies have been set up on the "Exchange Assembly" program. This allows you to exchange a faulty assembly with one that has been repaired, calibrated, and performance verified by the factory. The cost is significantly less than that of a new assembly.

| Agilent Part Number | Description                               |
|---------------------|-------------------------------------------|
| E8041-69002         | Interposer                                |
| E8033-69008         | Analysis Probe Assembly                   |
| E8041-68702         | Retention Module Adapter ("Adapter Shim") |
| E8125-03801         | Pry Tool                                  |
| E8033-24702         | Paddle Board Spacer Clip                  |

These part numbers are subject to change without notice.

# To clean the instrument

If the instrument requires cleaning:

- **1** Remove power from the instrument.
- **2** Clean the instrument with a soft cloth dampened with a mixture of mild detergent and water.
- **3** Make sure that the instrument is completely dry before reconnecting it to a power source.

# Glossary

**Analysis Probe** A probing solution connected to the target microprocessor. It provides an interface between the signals of the target microprocessor and the inputs of the logic analyzer. Also known as a "preprocessor" or an "LAI."

**Extender** A part whose only function is to provide connections from one location to another. One or more extenders might be stacked to raise a probe above a target microprocessor to avoid mechanical contact with other components installed close to the target microprocessor. Sometimes called a "connector board."

**Flexible Adapter** Two connection devices coupled with a flexible cable. Used for connecting probing hardware on the target microprocessor to the analysis probe.

#### **General-Purpose Flexible**

Adapter A cable assembly that connects the signals from an elastomeric probe adapter to an analysis probe. Normally, a male-tomale header or transition board makes the connections from the general-purpose flexible adapter to the analysis probe. **High-Density Adapter Cable** A cable assembly that delivers signals from an analysis probe hardware interface to the logic analyzer pod cables. A high-density adapter cable has a single Mictor connector that is installed into the analysis probe, and two cables that are connected to corresponding odd and even logic analyzer pod cables.

### **High-Density Termination**

**Adapter Cable** Same as a High-Density Adapter Cable, except it has a termination in the Mictor connector.

**Inverse Assembler** Software that displays captured bus activity as assembly language mnemonics. In addition, inverse assemblers may show execution history or decode control busses.

**Jumper** Moveable direct electrical connection between two points.

**Label** Labels are used to group and identify logic analyzer channels. A label consists of a name and an associated bit or group of bits.

**LAI** Logic Analyzer Interface, see *Analysis Probe*.

**LIF Socket** Low insertion force socket.

# Glossary

**Mainframe Logic Analyzer** A logic analyzer that resides on one or more board assemblies installed in an Agilent 16500, Agilent 1660-series, or Agilent 16600A/700A-series mainframe.

**Monitor, In** See Background Debug Monitor.

Preprocessor See Analysis Probe.

**Probe adapter** See Elastomeric Probe Adapter.

**Setup Assistant** A software program that guides a user through the process of connecting and configuring a logic analyzer to make measurements on a specific microprocessor.

Shunt Connector. See Jumper.

**Solution** Agilent's term for a set of tools for debugging a target system.

**Symbol** Symbols represent patterns and ranges of values found on labeled sets of bits. Two kinds of symbols are available:

1) Object file symbols — Symbols from your source code, and symbols generated by your compiler. Object file symbols may represent global variables, functions, labels, and source line numbers. 2) User-defined symbols — Symbols you create.

**Target Control Port** An 8-bit, TTL port on a logic analysis system that you can use to send signals to your target system. It does not function like a pattern generator or emulation module, but more like a remote control for the target's switches.

**Trigger Specification** A set of conditions that must be true before the instrument triggers. See the printed or online documentation of your logic analyzer for details.

**ZIF Socket** Zero insertion force socket.

**1/4-Flexible Adapter** An adapter that obtains one-quarter of the signals from an elastomeric probe adapter (one side of a target microprocessor) and makes them available for probing.

### A

ADDR label. 47 address displaying symbols for, 69 offset field, 49 triggering on, 63 Agilent, 118 Agilent service center, 118 analysis mode state, 70 analysis probe definition, 121 equipment required, 16 equipment supplied, 14 microprocessors supported, 2, 88 operating characteristics. 88 overview, 2 processors supported, 3 product numbers, 3 analysis probe problems, 79 erratic trace measurements, 79 target system will not boot. 79 analyzer problems, 77 capacitive loading, 80 intermittent data errors, 77 unwanted triggers, 78 ASCII format (GPA), 108 at a glance, 2

#### С

captured execution, displaying, 65 capturing execution, 53 channel assignments, 43 characteristics analysis probe, 88 cleaning the instrument, 120 clearance, mechanical, 18 clock qualifying, 58 slow, 83 color, 72 comments, in GPA files, 116 compacted mode, 58 configuration files installing, 25 installing vs. loading, 24 loading, 43 predefined signals in, 46 connection analysis probe, 27 connector board, 121 cqual bits, 58 Cqual# label, 58 creating GPA symbol files, 108 cycle types, 72

### D

data labels, 67 data, triggering on, 63 DB\_IDLE signal, 50 dimensions, 18 display timing analysis mode data, 70 displaying captured execution, 65 download symbol information, 46

### Е

equipment supplied, 14 analysis probe, 14 ordering information, 3 overview, 3 exchange assemblies, 119 expanded mode, 58 extender, 121

### F

fixed code offsets, 49 flexible adapter definition, 121 FUNCTIONS in GPA format, 113

### G

GC signals, 50 General-Purpose ASCII (GPA) symbol file, 47 General-Purpose ASCII format, 108 address format, 108 comments, 116 FUNCTIONS, 113 record format summary, 110 record headers, 108 SECTIONS, 112 simple form, 108 SOURCE LINES, 115 START ADDRESS, 116 VARIABLES, 114 general-purpose flexible adapter definition, 121

### H

hang, capturing data, 64 heatsink, 34 removing, 30 requirements, 19 height of components, 18 high-density adapter cable definition, 121 high-density termination adapter definition, 121

### I

information sources, 3 installation overview, 12 software, 24 versus loading, 24 installing logic analyzer modules, 23 instrument, cleaning the, 120 intermodule measurement problems, 81 an event wasn't captured, 81

interposer dimensions, 18 Do's and don'ts, 29 installing, 27 inverse assembler definition, 121 inverted data, 67

#### J

jumper, definition, 121

#### K

keep-out area, 18

#### L

label names, 43 labels defining, 50 definition, 121, 122 predefined. 50 LAI see analysis probe LAI, definition, 121 LIF socket definition, 121 Listing display window, 68 loading configuration files, 43 loading object file symbols, 47 loading symbol information, 46 logic analysis system, 118 setting up, 21 software version, 16 logic analyzer channel assignments, 43 configuration files, 46 configuring, 41 label names, 43 modules, installing, 23 trigger setup, 55, 56 triggers, 54 using the, 39

logic analyzers supported, 16

#### М

mainframe logic analyzer definition, 122 memory bank accesses, 72 memory management units, 49 Merge tool preferences, 45 microprocessor bus cycles, 72 microprocessor cartridge removing, 30 microprocessors supported, 2, 3 mode switch, 58

#### 0

object file formats, 46 object file symbols, 54 loading, 47 operating characteristics analysis probe, 88 operating mode, 58 oscilloscope modules, installing, 23 overview of installation, 12

#### Р

parts supplied, 14 pattern generator modules, installing, 23 patterns, 56 phase, 90 polarity of data bits, 71 power cord, 14, 22 power-ON/OFF sequence, 22 predefined symbols, 46 preferences merge tool, 45 preprocessor *See* analysis probe problems analysis probe, 75 processor support package, 25 processors supported, 3 product numbers, 3

### Q

qualification, storage, 58

### R

ranges, 56 record format, General-Purpose ASCII, 110 record headers, 108 reference, 85 references, 3 relocated code, compensating for, 49 repair strategy, 119 replaceable parts, 119 requirements software, 16 resources, 56 return a part, 118

### S

Section Format, 108 SECTIONS in GPA format, 112 serial number. 118 service guide, 117 set-up and hold, 51 setup assistant definition, 122 Setup window, 46 setup, overview of, 12 setup/hold times, 101, 104 software, installing, 24 solution definition, 122 SOURCE LINES in GPA format, 115 spring clip, 34

START ADDRESS in GPA format, 116 state mode, 70 state-per-clock modes, 58 storage qualification, 58 store qualifier switch, 58 suppressing all other operations, 72 symbol files creating, 108 symbol information loading, 46 Symbol Selector dialog, 47 symbols definition, 122 Symbols tab, 46 symbols, displaying, 69

#### Т

target control port, 122 target system boot failure, 79 preparing, 17 thresholds, 51 timing see also waveform timing analysis mode data, displaying, 70 trace erratic, 79 missing display, 78 transactions triggering on, 63 trigger unwanted, 78 trigger function, 56 trigger tool, 46 triggering on address and transaction type, 63 on data and transaction type, 63

troubleshooting analysis probe, 75, 76

#### U

uninstallation, 36 unneeded information, 72 User Defined Symbols tab, 46 user-defined symbols, 46

### V

VARIABLES in GPA format, 114 version, logic analysis system, 16

#### W

waveform polarity, 71 Waveform window, 70

# Agilent Technologies DECLARATION OF CONFORMITY

According to ISO/IEC Guide 22 and CEN/CENELEC EN 45014

| Manufacturer's Name:       | Agilent Technologies, Inc.                                                                                                                  |  |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| Manufacturer's Address:    | 1900 Garden of the Gods Road<br>Colorado Springs, CO 80907 USA                                                                              |  |
| Declares, that the product |                                                                                                                                             |  |
| Product Name:              | Analysis Probe / Interposer                                                                                                                 |  |
| Model Number(s):           | E8033A, E8034A, E8040A, E8042A/B (Analysis Probes)<br>E8041A, E8043A/B (Interposers)<br>E8033A/B, E8034A/B, (Base Instrument Model Numbers) |  |
| Product Option(s):         | This declaration covers all options of the above product(s).                                                                                |  |

### Conforms to the following product standards:

| EMC:    | <b>Standard</b><br>IEC 61326-1:1997+A1:1998 / EN61326-1:1997+A1:1998                                      | Limit                                                  |
|---------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
|         | CISPR 11:1990 / EN 55011:1991<br>IEC 61000-4-2:1995+A1:1998 / EN 61000-4-2:1995                           | Group 1, Class A <sup>[1]</sup><br>4 kV CD, 8 kV AD    |
|         | IEC 61000-4-3:1995 / EN 61000-4-3:1995                                                                    | 3V/m, 80-1000 MHz                                      |
|         | IEC 61000-4-4:1995 / EN 61000-4-4:1995<br>IEC 61000-4-6:1996 / EN 61000-4-6:1996<br>Canada: ICES-001:1998 | 0.5kV signal lines, 1kV power lines<br>3V, 0.15-80 MHz |
|         | Australia/New Zealand: AS/NZS 2064.1                                                                      |                                                        |
| Safety: | IEC 61010-1:1990+A1:1992+A2:1995 / EN 61010-1:1993<br>Canada: CSA C22.2 No. 1010.1:1992                   | 3+A2:1995                                              |

### **Conformity / Supplemental Information:**

The product herewith complies with the requirements of the Low Voltage Directive 73/23/EEC and the EMC Directive 89/336/EEC and carries the CE marking accordingly (European Union).

<sup>[1]</sup>This product was tested in a typical configuration with Agilent Technologies test systems.

Date: 7/20/2001

Name

en Wyatt en Wyatt Product Regulations Manager

For further information, please contact your local Agilent Technologies sales office, agent or distributor.

### **Product Regulations**

| EMC    |                                                     | Performance Criteria |
|--------|-----------------------------------------------------|----------------------|
|        | IEC 61326-1:1997+A1:1998 /                          |                      |
|        | EN 61326-1:1997+A1:1998                             |                      |
|        | CISPR 11:1990 / EN 55011:1991                       |                      |
|        | IEC 61000-4-2:1995+A1:1998 / EN 61000-4-2:1995      | C (See Note)         |
|        | IEC 61000-4-3:1995 / EN 61000-4-3:1995              | С                    |
|        | IEC 61000-4-4:1995 / EN 61000-4-4:1995              | С                    |
|        | IEC 61000-4-6:1996 / EN 61000-4-6:1996              | С                    |
|        | Canada: ICES-001:1998                               |                      |
|        | Australia/New Zealand: AS/NZS 2064.1                |                      |
| Safety | IEC 61010-1:1990+A1:1992+A2:1995 / EN 61010-1:1994+ | A2:1995              |
| -      | Canada: CSA C22.2 No. 1010.1:1992                   |                      |

#### **Additional Information:**

The product herewith complies with the requirements of the Low Voltage Directive 73/23/EEC and the EMC Directive 89/336/EEC and carries the CE marking accordingly (European Union).

Performance Criteria: A PASS - Normal operation, no effect. B PASS - Temporary degradation, self-recoverable. C PASS - Temporary degradation, operator intervention required. D FAIL - Not recoverable, component damage. Note:

The input and output cable assemblies are considered to be ESD sensitive. Use standard ESD preventive practices to avoid component damage.

Sound Pressure 60 dBA Level





© Copyright 2000-2001, Agilent Technologies, Inc.

No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Agilent Technologies, Inc. as governed by United States and international copyright laws.

#### **Restricted Rights Legend**

Use, duplication, or disclosure by the U.S. Government is subject to restrictions set forth in subparagraph (c) (1) (ii) of the Rights in Technical Data and Computer Software Clause in DFARS 252.227-7013. Agilent Technologies Inc., 395 Page Mill Road, Palo Alto, CA 94303-0870 U.S.A. Rights for non-DOD U.S. Government Departments and Agencies are set forth in FAR 52.227-19 (c) (1,2).

#### **Document Warranty**

The information contained in this document is subject to change without notice.

Agilent Technologies makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability or fitness for a particular purpose.

Agilent Technologies shall not be liable for errors contained herein or for incidental or consequential damages in connection with the furnishing, performance, or use of this material.

#### Safety

This apparatus has been designed and tested in accordance with IEC Publication 1010, Safety Requirements for Measuring Apparatus, and has been supplied in a safe condition. This is a Safety Class I instrument (provided with terminal for protective earthing). Before applying power, verify that the correct safety precautions are taken (see the following warnings). In addition, note the external markings on the instrument that are described under "Safety Symbols."

#### Warning

• Before turning on the instrument, you must connect the protective earth terminal of the instrument to the protective conductor of the (mains) power cord. The mains plug shall only be inserted in a socket outlet provided with a protective earth contact. You must not negate the protective action by using an extension cord (power cable) without a protective conductor (grounding). Grounding one conductor of a two-conductor outlet is not sufficient protection.

• Only fuses with the required rated current, voltage, and specified type (normal blow, time delay, etc.) should be used. Do not use repaired fuses or shortcircuited fuseholders. To do so could cause a shock of fire hazard.  Service instructions are for trained service personnel. To avoid dangerous electric shock, do not perform any service unless qualified to do so. Do not attempt internal service or adjustment unless another person, capable of rendering first aid and resuscitation, is present.

• If you energize this instrument by an auto transformer (for voltage reduction), make sure the common terminal is connected to the earth terminal of the power source.

• Whenever it is likely that the ground protection is impaired, you must make the instrument inoperative and secure it against any unintended operation.

• Do not operate the instrument in the presence of flammable gasses or fumes. Operation of any electrical instrument in such an environment constitutes a definite safety hazard.

• Do not install substitute parts or perform any unauthorized modification to the instrument.

• Capacitors inside the instrument may retain a charge even if the instrument is disconnected from its source of supply.

#### Safety Symbols



Instruction manual symbol: the product is marked with this symbol when it is necessary for you to refer to the instruction manual in order to protect against damage to the product.

4

Hazardous voltage symbol.



Earth terminal symbol: Used to indicate a circuit common connected to grounded chassis.

#### WARNING

The Warning sign denotes a hazard. It calls attention to a procedure, practice, or the like, which, if not correctly performed or adhered to, could result in personal injury. Do not proceed beyond a Warning sign until the indicated conditions are fully understood and met.

#### CAUTION

The Caution sign denotes a hazard. It calls attention to an operating procedure, practice, or the like, which, if not correctly performed or adhered to, could result in damage to or destruction of part or all of the product. Do not proceed beyond a Caution symbol until the indicated conditions are fully understood or met.

Agilent Technologies Inc. P.O. Box 2197 1900 Garden of the Gods Road Colorado Springs, CO 80901-2197, U.S.A.

#### Product Warranty

This Agilent Technologies product has a warranty against defects in material and workmanship for a period of one year from date of shipment. During the warranty period, Agilent Technologies will, at its option, either repair or replace products that prove to be defective.

For warranty service or repair, this product must be returned to a service facility designated by Agilent Technologies.

For products returned to Agilent Technologies for warranty service, the Buyer shall prepay shipping charges to Agilent Technologies and Agilent Technologies shall pay shipping charges to return the product to the Buyer. However, the Buyer shall pay all shipping charges, duties, and taxes for products returned to Agilent Technologies from another country.

Agilent Technologies warrants that its software and firmware designated by Agilent Technologies for use with an instrument will execute its programming instructions when properly installed on that instrument. Agilent Technologies does not warrant that the operation of the instrument software, or firmware will be uninterrupted or error free.

#### Limitation of Warranty

The foregoing warranty shall not apply to defects resulting from improper or inadequate maintenance by the Buyer, Buyer- supplied software or interfacing, unauthorized modification or misuse, operation outside of the environmental specifications for the product, or improper site preparation or maintenance. No other warranty is expressed or implied. Agilent Technologies specifically disclaims the implied warranties of merchantability or fitness for a particular purpose.

#### Exclusive Remedies

The remedies provided herein are the buyer's sole and exclusive remedies. Agilent Technologies shall not be liable for any direct, indirect, special, incidental, or consequential damages, whether based on contract, tort, or any other legal theory.

#### Assistance

Product maintenance agreements and other customer assistance agreements are available for Agilent Technologies products. For any assistance, contact your nearest Agilent Technologies Sales Office.

#### Certification

Agilent Technologies Company certifies that this product met its published specifications at the time of shipment from the factory. Agilent Technologies further certifies that its calibration measurements are traceable to the United States National Institute of Standards and Technology, to the extent allowed by the Institute's calibration facility, and to the calibration facilities of other International Standards Organization members.

#### About this edition

This is the Intel® Pentium® 4 Processor in the 478-Pin Package Analysis Probe User's Guide.

Publication number E8041-97001, October 2001 Printed in USA.

#### Print history:

E8041-97000, restricted version, September 2001

Many product updates do not require manual changes, and manual corrections may be done without accompanying product changes. Therefore, do not expect a one-to-one correspondence between product updates and manual updates.